amd.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. #include <linux/init.h>
  2. #include <linux/bitops.h>
  3. #include <linux/mm.h>
  4. #include <asm/io.h>
  5. #include <asm/processor.h>
  6. #include <asm/apic.h>
  7. #include <mach_apic.h>
  8. #include "cpu.h"
  9. /*
  10. * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
  11. * misexecution of code under Linux. Owners of such processors should
  12. * contact AMD for precise details and a CPU swap.
  13. *
  14. * See http://www.multimania.com/poulot/k6bug.html
  15. * http://www.amd.com/K6/k6docs/revgd.html
  16. *
  17. * The following test is erm.. interesting. AMD neglected to up
  18. * the chip setting when fixing the bug but they also tweaked some
  19. * performance at the same time..
  20. */
  21. extern void vide(void);
  22. __asm__(".align 4\nvide: ret");
  23. static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
  24. {
  25. if (cpuid_eax(0x80000000) >= 0x80000007) {
  26. c->x86_power = cpuid_edx(0x80000007);
  27. if (c->x86_power & (1<<8))
  28. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  29. }
  30. /* Set MTRR capability flag if appropriate */
  31. if (c->x86_model == 13 || c->x86_model == 9 ||
  32. (c->x86_model == 8 && c->x86_mask >= 8))
  33. set_cpu_cap(c, X86_FEATURE_K6_MTRR);
  34. }
  35. static void __cpuinit init_amd(struct cpuinfo_x86 *c)
  36. {
  37. u32 l, h;
  38. int mbytes = num_physpages >> (20-PAGE_SHIFT);
  39. int r;
  40. #ifdef CONFIG_SMP
  41. unsigned long long value;
  42. /*
  43. * Disable TLB flush filter by setting HWCR.FFDIS on K8
  44. * bit 6 of msr C001_0015
  45. *
  46. * Errata 63 for SH-B3 steppings
  47. * Errata 122 for all steppings (F+ have it disabled by default)
  48. */
  49. if (c->x86 == 15) {
  50. rdmsrl(MSR_K7_HWCR, value);
  51. value |= 1 << 6;
  52. wrmsrl(MSR_K7_HWCR, value);
  53. }
  54. #endif
  55. early_init_amd(c);
  56. /*
  57. * FIXME: We should handle the K5 here. Set up the write
  58. * range and also turn on MSR 83 bits 4 and 31 (write alloc,
  59. * no bus pipeline)
  60. */
  61. /*
  62. * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
  63. * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
  64. */
  65. clear_cpu_cap(c, 0*32+31);
  66. r = get_model_name(c);
  67. switch (c->x86) {
  68. case 4:
  69. /*
  70. * General Systems BIOSen alias the cpu frequency registers
  71. * of the Elan at 0x000df000. Unfortuantly, one of the Linux
  72. * drivers subsequently pokes it, and changes the CPU speed.
  73. * Workaround : Remove the unneeded alias.
  74. */
  75. #define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
  76. #define CBAR_ENB (0x80000000)
  77. #define CBAR_KEY (0X000000CB)
  78. if (c->x86_model == 9 || c->x86_model == 10) {
  79. if (inl (CBAR) & CBAR_ENB)
  80. outl (0 | CBAR_KEY, CBAR);
  81. }
  82. break;
  83. case 5:
  84. if (c->x86_model < 6) {
  85. /* Based on AMD doc 20734R - June 2000 */
  86. if (c->x86_model == 0) {
  87. clear_cpu_cap(c, X86_FEATURE_APIC);
  88. set_cpu_cap(c, X86_FEATURE_PGE);
  89. }
  90. break;
  91. }
  92. if (c->x86_model == 6 && c->x86_mask == 1) {
  93. const int K6_BUG_LOOP = 1000000;
  94. int n;
  95. void (*f_vide)(void);
  96. unsigned long d, d2;
  97. printk(KERN_INFO "AMD K6 stepping B detected - ");
  98. /*
  99. * It looks like AMD fixed the 2.6.2 bug and improved indirect
  100. * calls at the same time.
  101. */
  102. n = K6_BUG_LOOP;
  103. f_vide = vide;
  104. rdtscl(d);
  105. while (n--)
  106. f_vide();
  107. rdtscl(d2);
  108. d = d2-d;
  109. if (d > 20*K6_BUG_LOOP)
  110. printk("system stability may be impaired when more than 32 MB are used.\n");
  111. else
  112. printk("probably OK (after B9730xxxx).\n");
  113. printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
  114. }
  115. /* K6 with old style WHCR */
  116. if (c->x86_model < 8 ||
  117. (c->x86_model == 8 && c->x86_mask < 8)) {
  118. /* We can only write allocate on the low 508Mb */
  119. if (mbytes > 508)
  120. mbytes = 508;
  121. rdmsr(MSR_K6_WHCR, l, h);
  122. if ((l&0x0000FFFF) == 0) {
  123. unsigned long flags;
  124. l = (1<<0)|((mbytes/4)<<1);
  125. local_irq_save(flags);
  126. wbinvd();
  127. wrmsr(MSR_K6_WHCR, l, h);
  128. local_irq_restore(flags);
  129. printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
  130. mbytes);
  131. }
  132. break;
  133. }
  134. if ((c->x86_model == 8 && c->x86_mask > 7) ||
  135. c->x86_model == 9 || c->x86_model == 13) {
  136. /* The more serious chips .. */
  137. if (mbytes > 4092)
  138. mbytes = 4092;
  139. rdmsr(MSR_K6_WHCR, l, h);
  140. if ((l&0xFFFF0000) == 0) {
  141. unsigned long flags;
  142. l = ((mbytes>>2)<<22)|(1<<16);
  143. local_irq_save(flags);
  144. wbinvd();
  145. wrmsr(MSR_K6_WHCR, l, h);
  146. local_irq_restore(flags);
  147. printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
  148. mbytes);
  149. }
  150. break;
  151. }
  152. if (c->x86_model == 10) {
  153. /* AMD Geode LX is model 10 */
  154. /* placeholder for any needed mods */
  155. break;
  156. }
  157. break;
  158. case 6: /* An Athlon/Duron */
  159. /*
  160. * Bit 15 of Athlon specific MSR 15, needs to be 0
  161. * to enable SSE on Palomino/Morgan/Barton CPU's.
  162. * If the BIOS didn't enable it already, enable it here.
  163. */
  164. if (c->x86_model >= 6 && c->x86_model <= 10) {
  165. if (!cpu_has(c, X86_FEATURE_XMM)) {
  166. printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
  167. rdmsr(MSR_K7_HWCR, l, h);
  168. l &= ~0x00008000;
  169. wrmsr(MSR_K7_HWCR, l, h);
  170. set_cpu_cap(c, X86_FEATURE_XMM);
  171. }
  172. }
  173. /*
  174. * It's been determined by AMD that Athlons since model 8 stepping 1
  175. * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
  176. * As per AMD technical note 27212 0.2
  177. */
  178. if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
  179. rdmsr(MSR_K7_CLK_CTL, l, h);
  180. if ((l & 0xfff00000) != 0x20000000) {
  181. printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
  182. ((l & 0x000fffff)|0x20000000));
  183. wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
  184. }
  185. }
  186. break;
  187. }
  188. switch (c->x86) {
  189. case 15:
  190. /* Use K8 tuning for Fam10h and Fam11h */
  191. case 0x10:
  192. case 0x11:
  193. set_cpu_cap(c, X86_FEATURE_K8);
  194. break;
  195. case 6:
  196. set_cpu_cap(c, X86_FEATURE_K7);
  197. break;
  198. }
  199. if (c->x86 >= 6)
  200. set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
  201. display_cacheinfo(c);
  202. if (cpuid_eax(0x80000000) >= 0x80000008)
  203. c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
  204. #ifdef CONFIG_X86_HT
  205. /*
  206. * On a AMD multi core setup the lower bits of the APIC id
  207. * distinguish the cores.
  208. */
  209. if (c->x86_max_cores > 1) {
  210. int cpu = smp_processor_id();
  211. unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
  212. if (bits == 0) {
  213. while ((1 << bits) < c->x86_max_cores)
  214. bits++;
  215. }
  216. c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
  217. c->phys_proc_id >>= bits;
  218. printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
  219. cpu, c->x86_max_cores, c->cpu_core_id);
  220. }
  221. #endif
  222. if (cpuid_eax(0x80000000) >= 0x80000006) {
  223. if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
  224. num_cache_leaves = 4;
  225. else
  226. num_cache_leaves = 3;
  227. }
  228. /* K6s reports MCEs but don't actually have all the MSRs */
  229. if (c->x86 < 6)
  230. clear_cpu_cap(c, X86_FEATURE_MCE);
  231. if (cpu_has_xmm2)
  232. set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
  233. }
  234. static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  235. {
  236. /* AMD errata T13 (order #21922) */
  237. if ((c->x86 == 6)) {
  238. if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
  239. size = 64;
  240. if (c->x86_model == 4 &&
  241. (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
  242. size = 256;
  243. }
  244. return size;
  245. }
  246. static struct cpu_dev amd_cpu_dev __cpuinitdata = {
  247. .c_vendor = "AMD",
  248. .c_ident = { "AuthenticAMD" },
  249. .c_models = {
  250. { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
  251. {
  252. [3] = "486 DX/2",
  253. [7] = "486 DX/2-WB",
  254. [8] = "486 DX/4",
  255. [9] = "486 DX/4-WB",
  256. [14] = "Am5x86-WT",
  257. [15] = "Am5x86-WB"
  258. }
  259. },
  260. },
  261. .c_early_init = early_init_amd,
  262. .c_init = init_amd,
  263. .c_size_cache = amd_size_cache,
  264. };
  265. cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);