aperture_64.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. /*
  2. * Firmware replacement code.
  3. *
  4. * Work around broken BIOSes that don't set an aperture or only set the
  5. * aperture in the AGP bridge.
  6. * If all fails map the aperture over some low memory. This is cheaper than
  7. * doing bounce buffering. The memory is lost. This is done at early boot
  8. * because only the bootmem allocator can allocate 32+MB.
  9. *
  10. * Copyright 2002 Andi Kleen, SuSE Labs.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/init.h>
  15. #include <linux/bootmem.h>
  16. #include <linux/mmzone.h>
  17. #include <linux/pci_ids.h>
  18. #include <linux/pci.h>
  19. #include <linux/bitops.h>
  20. #include <linux/ioport.h>
  21. #include <linux/suspend.h>
  22. #include <asm/e820.h>
  23. #include <asm/io.h>
  24. #include <asm/iommu.h>
  25. #include <asm/gart.h>
  26. #include <asm/pci-direct.h>
  27. #include <asm/dma.h>
  28. #include <asm/k8.h>
  29. int gart_iommu_aperture;
  30. int gart_iommu_aperture_disabled __initdata;
  31. int gart_iommu_aperture_allowed __initdata;
  32. int fallback_aper_order __initdata = 1; /* 64MB */
  33. int fallback_aper_force __initdata;
  34. int fix_aperture __initdata = 1;
  35. struct bus_dev_range {
  36. int bus;
  37. int dev_base;
  38. int dev_limit;
  39. };
  40. static struct bus_dev_range bus_dev_ranges[] __initdata = {
  41. { 0x00, 0x18, 0x20},
  42. { 0xff, 0x00, 0x20},
  43. { 0xfe, 0x00, 0x20}
  44. };
  45. static struct resource gart_resource = {
  46. .name = "GART",
  47. .flags = IORESOURCE_MEM,
  48. };
  49. static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
  50. {
  51. gart_resource.start = aper_base;
  52. gart_resource.end = aper_base + aper_size - 1;
  53. insert_resource(&iomem_resource, &gart_resource);
  54. }
  55. /* This code runs before the PCI subsystem is initialized, so just
  56. access the northbridge directly. */
  57. static u32 __init allocate_aperture(void)
  58. {
  59. u32 aper_size;
  60. void *p;
  61. /* aper_size should <= 1G */
  62. if (fallback_aper_order > 5)
  63. fallback_aper_order = 5;
  64. aper_size = (32 * 1024 * 1024) << fallback_aper_order;
  65. /*
  66. * Aperture has to be naturally aligned. This means a 2GB aperture
  67. * won't have much chance of finding a place in the lower 4GB of
  68. * memory. Unfortunately we cannot move it up because that would
  69. * make the IOMMU useless.
  70. */
  71. /*
  72. * using 512M as goal, in case kexec will load kernel_big
  73. * that will do the on position decompress, and could overlap with
  74. * that positon with gart that is used.
  75. * sequende:
  76. * kernel_small
  77. * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
  78. * ==> kernel_small(gart area become e820_reserved)
  79. * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
  80. * ==> kerne_big (uncompressed size will be big than 64M or 128M)
  81. * so don't use 512M below as gart iommu, leave the space for kernel
  82. * code for safe
  83. */
  84. p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
  85. if (!p || __pa(p)+aper_size > 0xffffffff) {
  86. printk(KERN_ERR
  87. "Cannot allocate aperture memory hole (%p,%uK)\n",
  88. p, aper_size>>10);
  89. if (p)
  90. free_bootmem(__pa(p), aper_size);
  91. return 0;
  92. }
  93. printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
  94. aper_size >> 10, __pa(p));
  95. insert_aperture_resource((u32)__pa(p), aper_size);
  96. register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
  97. (u32)__pa(p+aper_size) >> PAGE_SHIFT);
  98. return (u32)__pa(p);
  99. }
  100. /* Find a PCI capability */
  101. static u32 __init find_cap(int bus, int slot, int func, int cap)
  102. {
  103. int bytes;
  104. u8 pos;
  105. if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
  106. PCI_STATUS_CAP_LIST))
  107. return 0;
  108. pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
  109. for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
  110. u8 id;
  111. pos &= ~3;
  112. id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
  113. if (id == 0xff)
  114. break;
  115. if (id == cap)
  116. return pos;
  117. pos = read_pci_config_byte(bus, slot, func,
  118. pos+PCI_CAP_LIST_NEXT);
  119. }
  120. return 0;
  121. }
  122. /* Read a standard AGPv3 bridge header */
  123. static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
  124. {
  125. u32 apsize;
  126. u32 apsizereg;
  127. int nbits;
  128. u32 aper_low, aper_hi;
  129. u64 aper;
  130. u32 old_order;
  131. printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
  132. apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
  133. if (apsizereg == 0xffffffff) {
  134. printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
  135. return 0;
  136. }
  137. /* old_order could be the value from NB gart setting */
  138. old_order = *order;
  139. apsize = apsizereg & 0xfff;
  140. /* Some BIOS use weird encodings not in the AGPv3 table. */
  141. if (apsize & 0xff)
  142. apsize |= 0xf00;
  143. nbits = hweight16(apsize);
  144. *order = 7 - nbits;
  145. if ((int)*order < 0) /* < 32MB */
  146. *order = 0;
  147. aper_low = read_pci_config(bus, slot, func, 0x10);
  148. aper_hi = read_pci_config(bus, slot, func, 0x14);
  149. aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
  150. /*
  151. * On some sick chips, APSIZE is 0. It means it wants 4G
  152. * so let double check that order, and lets trust AMD NB settings:
  153. */
  154. printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
  155. aper, 32 << old_order);
  156. if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
  157. printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
  158. 32 << *order, apsizereg);
  159. *order = old_order;
  160. }
  161. printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
  162. aper, 32 << *order, apsizereg);
  163. if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
  164. return 0;
  165. return (u32)aper;
  166. }
  167. /*
  168. * Look for an AGP bridge. Windows only expects the aperture in the
  169. * AGP bridge and some BIOS forget to initialize the Northbridge too.
  170. * Work around this here.
  171. *
  172. * Do an PCI bus scan by hand because we're running before the PCI
  173. * subsystem.
  174. *
  175. * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
  176. * generically. It's probably overkill to always scan all slots because
  177. * the AGP bridges should be always an own bus on the HT hierarchy,
  178. * but do it here for future safety.
  179. */
  180. static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
  181. {
  182. int bus, slot, func;
  183. /* Poor man's PCI discovery */
  184. for (bus = 0; bus < 256; bus++) {
  185. for (slot = 0; slot < 32; slot++) {
  186. for (func = 0; func < 8; func++) {
  187. u32 class, cap;
  188. u8 type;
  189. class = read_pci_config(bus, slot, func,
  190. PCI_CLASS_REVISION);
  191. if (class == 0xffffffff)
  192. break;
  193. switch (class >> 16) {
  194. case PCI_CLASS_BRIDGE_HOST:
  195. case PCI_CLASS_BRIDGE_OTHER: /* needed? */
  196. /* AGP bridge? */
  197. cap = find_cap(bus, slot, func,
  198. PCI_CAP_ID_AGP);
  199. if (!cap)
  200. break;
  201. *valid_agp = 1;
  202. return read_agp(bus, slot, func, cap,
  203. order);
  204. }
  205. /* No multi-function device? */
  206. type = read_pci_config_byte(bus, slot, func,
  207. PCI_HEADER_TYPE);
  208. if (!(type & 0x80))
  209. break;
  210. }
  211. }
  212. }
  213. printk(KERN_INFO "No AGP bridge found\n");
  214. return 0;
  215. }
  216. static int gart_fix_e820 __initdata = 1;
  217. static int __init parse_gart_mem(char *p)
  218. {
  219. if (!p)
  220. return -EINVAL;
  221. if (!strncmp(p, "off", 3))
  222. gart_fix_e820 = 0;
  223. else if (!strncmp(p, "on", 2))
  224. gart_fix_e820 = 1;
  225. return 0;
  226. }
  227. early_param("gart_fix_e820", parse_gart_mem);
  228. void __init early_gart_iommu_check(void)
  229. {
  230. /*
  231. * in case it is enabled before, esp for kexec/kdump,
  232. * previous kernel already enable that. memset called
  233. * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
  234. * or second kernel have different position for GART hole. and new
  235. * kernel could use hole as RAM that is still used by GART set by
  236. * first kernel
  237. * or BIOS forget to put that in reserved.
  238. * try to update e820 to make that region as reserved.
  239. */
  240. int i, fix, slot;
  241. u32 ctl;
  242. u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
  243. u64 aper_base = 0, last_aper_base = 0;
  244. int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
  245. if (!early_pci_allowed())
  246. return;
  247. /* This is mostly duplicate of iommu_hole_init */
  248. fix = 0;
  249. for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
  250. int bus;
  251. int dev_base, dev_limit;
  252. bus = bus_dev_ranges[i].bus;
  253. dev_base = bus_dev_ranges[i].dev_base;
  254. dev_limit = bus_dev_ranges[i].dev_limit;
  255. for (slot = dev_base; slot < dev_limit; slot++) {
  256. if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
  257. continue;
  258. ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
  259. aper_enabled = ctl & AMD64_GARTEN;
  260. aper_order = (ctl >> 1) & 7;
  261. aper_size = (32 * 1024 * 1024) << aper_order;
  262. aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
  263. aper_base <<= 25;
  264. if (last_valid) {
  265. if ((aper_order != last_aper_order) ||
  266. (aper_base != last_aper_base) ||
  267. (aper_enabled != last_aper_enabled)) {
  268. fix = 1;
  269. break;
  270. }
  271. }
  272. last_aper_order = aper_order;
  273. last_aper_base = aper_base;
  274. last_aper_enabled = aper_enabled;
  275. last_valid = 1;
  276. }
  277. }
  278. if (!fix && !aper_enabled)
  279. return;
  280. if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
  281. fix = 1;
  282. if (gart_fix_e820 && !fix && aper_enabled) {
  283. if (e820_any_mapped(aper_base, aper_base + aper_size,
  284. E820_RAM)) {
  285. /* reserve it, so we can reuse it in second kernel */
  286. printk(KERN_INFO "update e820 for GART\n");
  287. e820_add_region(aper_base, aper_size, E820_RESERVED);
  288. update_e820();
  289. }
  290. }
  291. if (!fix)
  292. return;
  293. /* different nodes have different setting, disable them all at first*/
  294. for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
  295. int bus;
  296. int dev_base, dev_limit;
  297. bus = bus_dev_ranges[i].bus;
  298. dev_base = bus_dev_ranges[i].dev_base;
  299. dev_limit = bus_dev_ranges[i].dev_limit;
  300. for (slot = dev_base; slot < dev_limit; slot++) {
  301. if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
  302. continue;
  303. ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
  304. ctl &= ~AMD64_GARTEN;
  305. write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
  306. }
  307. }
  308. }
  309. static int __initdata printed_gart_size_msg;
  310. void __init gart_iommu_hole_init(void)
  311. {
  312. u32 agp_aper_base = 0, agp_aper_order = 0;
  313. u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
  314. u64 aper_base, last_aper_base = 0;
  315. int fix, slot, valid_agp = 0;
  316. int i, node;
  317. if (gart_iommu_aperture_disabled || !fix_aperture ||
  318. !early_pci_allowed())
  319. return;
  320. printk(KERN_INFO "Checking aperture...\n");
  321. if (!fallback_aper_force)
  322. agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
  323. fix = 0;
  324. node = 0;
  325. for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
  326. int bus;
  327. int dev_base, dev_limit;
  328. bus = bus_dev_ranges[i].bus;
  329. dev_base = bus_dev_ranges[i].dev_base;
  330. dev_limit = bus_dev_ranges[i].dev_limit;
  331. for (slot = dev_base; slot < dev_limit; slot++) {
  332. if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
  333. continue;
  334. iommu_detected = 1;
  335. gart_iommu_aperture = 1;
  336. aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7;
  337. aper_size = (32 * 1024 * 1024) << aper_order;
  338. aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
  339. aper_base <<= 25;
  340. printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
  341. node, aper_base, aper_size >> 20);
  342. node++;
  343. if (!aperture_valid(aper_base, aper_size, 64<<20)) {
  344. if (valid_agp && agp_aper_base &&
  345. agp_aper_base == aper_base &&
  346. agp_aper_order == aper_order) {
  347. /* the same between two setting from NB and agp */
  348. if (!no_iommu &&
  349. max_pfn > MAX_DMA32_PFN &&
  350. !printed_gart_size_msg) {
  351. printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
  352. printk(KERN_ERR "please increase GART size in your BIOS setup\n");
  353. printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
  354. printed_gart_size_msg = 1;
  355. }
  356. } else {
  357. fix = 1;
  358. goto out;
  359. }
  360. }
  361. if ((last_aper_order && aper_order != last_aper_order) ||
  362. (last_aper_base && aper_base != last_aper_base)) {
  363. fix = 1;
  364. goto out;
  365. }
  366. last_aper_order = aper_order;
  367. last_aper_base = aper_base;
  368. }
  369. }
  370. out:
  371. if (!fix && !fallback_aper_force) {
  372. if (last_aper_base) {
  373. unsigned long n = (32 * 1024 * 1024) << last_aper_order;
  374. insert_aperture_resource((u32)last_aper_base, n);
  375. }
  376. return;
  377. }
  378. if (!fallback_aper_force) {
  379. aper_alloc = agp_aper_base;
  380. aper_order = agp_aper_order;
  381. }
  382. if (aper_alloc) {
  383. /* Got the aperture from the AGP bridge */
  384. } else if (swiotlb && !valid_agp) {
  385. /* Do nothing */
  386. } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
  387. force_iommu ||
  388. valid_agp ||
  389. fallback_aper_force) {
  390. printk(KERN_INFO
  391. "Your BIOS doesn't leave a aperture memory hole\n");
  392. printk(KERN_INFO
  393. "Please enable the IOMMU option in the BIOS setup\n");
  394. printk(KERN_INFO
  395. "This costs you %d MB of RAM\n",
  396. 32 << fallback_aper_order);
  397. aper_order = fallback_aper_order;
  398. aper_alloc = allocate_aperture();
  399. if (!aper_alloc) {
  400. /*
  401. * Could disable AGP and IOMMU here, but it's
  402. * probably not worth it. But the later users
  403. * cannot deal with bad apertures and turning
  404. * on the aperture over memory causes very
  405. * strange problems, so it's better to panic
  406. * early.
  407. */
  408. panic("Not enough memory for aperture");
  409. }
  410. } else {
  411. return;
  412. }
  413. /* Fix up the north bridges */
  414. for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
  415. int bus;
  416. int dev_base, dev_limit;
  417. bus = bus_dev_ranges[i].bus;
  418. dev_base = bus_dev_ranges[i].dev_base;
  419. dev_limit = bus_dev_ranges[i].dev_limit;
  420. for (slot = dev_base; slot < dev_limit; slot++) {
  421. if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
  422. continue;
  423. /* Don't enable translation yet. That is done later.
  424. Assume this BIOS didn't initialise the GART so
  425. just overwrite all previous bits */
  426. write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
  427. write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
  428. }
  429. }
  430. set_up_gart_resume(aper_order, aper_alloc);
  431. }