trampoline.S 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411
  1. /*
  2. * trampoline.S: Jump start slave processors on sparc64.
  3. *
  4. * Copyright (C) 1997 David S. Miller (davem@caip.rutgers.edu)
  5. */
  6. #include <linux/init.h>
  7. #include <asm/head.h>
  8. #include <asm/asi.h>
  9. #include <asm/lsu.h>
  10. #include <asm/dcr.h>
  11. #include <asm/dcu.h>
  12. #include <asm/pstate.h>
  13. #include <asm/page.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/spitfire.h>
  16. #include <asm/processor.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/mmu.h>
  19. #include <asm/hypervisor.h>
  20. #include <asm/cpudata.h>
  21. .data
  22. .align 8
  23. call_method:
  24. .asciz "call-method"
  25. .align 8
  26. itlb_load:
  27. .asciz "SUNW,itlb-load"
  28. .align 8
  29. dtlb_load:
  30. .asciz "SUNW,dtlb-load"
  31. /* XXX __cpuinit this thing XXX */
  32. #define TRAMP_STACK_SIZE 1024
  33. .align 16
  34. tramp_stack:
  35. .skip TRAMP_STACK_SIZE
  36. __CPUINIT
  37. .align 8
  38. .globl sparc64_cpu_startup, sparc64_cpu_startup_end
  39. sparc64_cpu_startup:
  40. BRANCH_IF_SUN4V(g1, niagara_startup)
  41. BRANCH_IF_CHEETAH_BASE(g1, g5, cheetah_startup)
  42. BRANCH_IF_CHEETAH_PLUS_OR_FOLLOWON(g1, g5, cheetah_plus_startup)
  43. ba,pt %xcc, spitfire_startup
  44. nop
  45. cheetah_plus_startup:
  46. /* Preserve OBP chosen DCU and DCR register settings. */
  47. ba,pt %xcc, cheetah_generic_startup
  48. nop
  49. cheetah_startup:
  50. mov DCR_BPE | DCR_RPE | DCR_SI | DCR_IFPOE | DCR_MS, %g1
  51. wr %g1, %asr18
  52. sethi %uhi(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g5
  53. or %g5, %ulo(DCU_ME|DCU_RE|DCU_HPE|DCU_SPE|DCU_SL|DCU_WE), %g5
  54. sllx %g5, 32, %g5
  55. or %g5, DCU_DM | DCU_IM | DCU_DC | DCU_IC, %g5
  56. stxa %g5, [%g0] ASI_DCU_CONTROL_REG
  57. membar #Sync
  58. /* fallthru */
  59. cheetah_generic_startup:
  60. mov TSB_EXTENSION_P, %g3
  61. stxa %g0, [%g3] ASI_DMMU
  62. stxa %g0, [%g3] ASI_IMMU
  63. membar #Sync
  64. mov TSB_EXTENSION_S, %g3
  65. stxa %g0, [%g3] ASI_DMMU
  66. membar #Sync
  67. mov TSB_EXTENSION_N, %g3
  68. stxa %g0, [%g3] ASI_DMMU
  69. stxa %g0, [%g3] ASI_IMMU
  70. membar #Sync
  71. /* fallthru */
  72. niagara_startup:
  73. /* Disable STICK_INT interrupts. */
  74. sethi %hi(0x80000000), %g5
  75. sllx %g5, 32, %g5
  76. wr %g5, %asr25
  77. ba,pt %xcc, startup_continue
  78. nop
  79. spitfire_startup:
  80. mov (LSU_CONTROL_IC | LSU_CONTROL_DC | LSU_CONTROL_IM | LSU_CONTROL_DM), %g1
  81. stxa %g1, [%g0] ASI_LSU_CONTROL
  82. membar #Sync
  83. startup_continue:
  84. mov %o0, %l0
  85. BRANCH_IF_SUN4V(g1, niagara_lock_tlb)
  86. sethi %hi(0x80000000), %g2
  87. sllx %g2, 32, %g2
  88. wr %g2, 0, %tick_cmpr
  89. /* Call OBP by hand to lock KERNBASE into i/d tlbs.
  90. * We lock 'num_kernel_image_mappings' consequetive entries.
  91. */
  92. sethi %hi(prom_entry_lock), %g2
  93. 1: ldstub [%g2 + %lo(prom_entry_lock)], %g1
  94. membar #StoreLoad | #StoreStore
  95. brnz,pn %g1, 1b
  96. nop
  97. sethi %hi(p1275buf), %g2
  98. or %g2, %lo(p1275buf), %g2
  99. ldx [%g2 + 0x10], %l2
  100. add %l2, -(192 + 128), %sp
  101. flushw
  102. /* Setup the loop variables:
  103. * %l3: VADDR base
  104. * %l4: TTE base
  105. * %l5: Loop iterator, iterates from 0 to 'num_kernel_image_mappings'
  106. * %l6: Number of TTE entries to map
  107. * %l7: Highest TTE entry number, we count down
  108. */
  109. sethi %hi(KERNBASE), %l3
  110. sethi %hi(kern_locked_tte_data), %l4
  111. ldx [%l4 + %lo(kern_locked_tte_data)], %l4
  112. clr %l5
  113. sethi %hi(num_kernel_image_mappings), %l6
  114. lduw [%l6 + %lo(num_kernel_image_mappings)], %l6
  115. add %l6, 1, %l6
  116. mov 15, %l7
  117. BRANCH_IF_ANY_CHEETAH(g1,g5,2f)
  118. mov 63, %l7
  119. 2:
  120. 3:
  121. /* Lock into I-MMU */
  122. sethi %hi(call_method), %g2
  123. or %g2, %lo(call_method), %g2
  124. stx %g2, [%sp + 2047 + 128 + 0x00]
  125. mov 5, %g2
  126. stx %g2, [%sp + 2047 + 128 + 0x08]
  127. mov 1, %g2
  128. stx %g2, [%sp + 2047 + 128 + 0x10]
  129. sethi %hi(itlb_load), %g2
  130. or %g2, %lo(itlb_load), %g2
  131. stx %g2, [%sp + 2047 + 128 + 0x18]
  132. sethi %hi(prom_mmu_ihandle_cache), %g2
  133. lduw [%g2 + %lo(prom_mmu_ihandle_cache)], %g2
  134. stx %g2, [%sp + 2047 + 128 + 0x20]
  135. /* Each TTE maps 4MB, convert index to offset. */
  136. sllx %l5, 22, %g1
  137. add %l3, %g1, %g2
  138. stx %g2, [%sp + 2047 + 128 + 0x28] ! VADDR
  139. add %l4, %g1, %g2
  140. stx %g2, [%sp + 2047 + 128 + 0x30] ! TTE
  141. /* TTE index is highest minus loop index. */
  142. sub %l7, %l5, %g2
  143. stx %g2, [%sp + 2047 + 128 + 0x38]
  144. sethi %hi(p1275buf), %g2
  145. or %g2, %lo(p1275buf), %g2
  146. ldx [%g2 + 0x08], %o1
  147. call %o1
  148. add %sp, (2047 + 128), %o0
  149. /* Lock into D-MMU */
  150. sethi %hi(call_method), %g2
  151. or %g2, %lo(call_method), %g2
  152. stx %g2, [%sp + 2047 + 128 + 0x00]
  153. mov 5, %g2
  154. stx %g2, [%sp + 2047 + 128 + 0x08]
  155. mov 1, %g2
  156. stx %g2, [%sp + 2047 + 128 + 0x10]
  157. sethi %hi(dtlb_load), %g2
  158. or %g2, %lo(dtlb_load), %g2
  159. stx %g2, [%sp + 2047 + 128 + 0x18]
  160. sethi %hi(prom_mmu_ihandle_cache), %g2
  161. lduw [%g2 + %lo(prom_mmu_ihandle_cache)], %g2
  162. stx %g2, [%sp + 2047 + 128 + 0x20]
  163. /* Each TTE maps 4MB, convert index to offset. */
  164. sllx %l5, 22, %g1
  165. add %l3, %g1, %g2
  166. stx %g2, [%sp + 2047 + 128 + 0x28] ! VADDR
  167. add %l4, %g1, %g2
  168. stx %g2, [%sp + 2047 + 128 + 0x30] ! TTE
  169. /* TTE index is highest minus loop index. */
  170. sub %l7, %l5, %g2
  171. stx %g2, [%sp + 2047 + 128 + 0x38]
  172. sethi %hi(p1275buf), %g2
  173. or %g2, %lo(p1275buf), %g2
  174. ldx [%g2 + 0x08], %o1
  175. call %o1
  176. add %sp, (2047 + 128), %o0
  177. add %l5, 1, %l5
  178. cmp %l5, %l6
  179. bne,pt %xcc, 3b
  180. nop
  181. sethi %hi(prom_entry_lock), %g2
  182. stb %g0, [%g2 + %lo(prom_entry_lock)]
  183. membar #StoreStore | #StoreLoad
  184. ba,pt %xcc, after_lock_tlb
  185. nop
  186. niagara_lock_tlb:
  187. sethi %hi(KERNBASE), %l3
  188. sethi %hi(kern_locked_tte_data), %l4
  189. ldx [%l4 + %lo(kern_locked_tte_data)], %l4
  190. clr %l5
  191. sethi %hi(num_kernel_image_mappings), %l6
  192. lduw [%l6 + %lo(num_kernel_image_mappings)], %l6
  193. add %l6, 1, %l6
  194. 1:
  195. mov HV_FAST_MMU_MAP_PERM_ADDR, %o5
  196. sllx %l5, 22, %g2
  197. add %l3, %g2, %o0
  198. clr %o1
  199. add %l4, %g2, %o2
  200. mov HV_MMU_IMMU, %o3
  201. ta HV_FAST_TRAP
  202. mov HV_FAST_MMU_MAP_PERM_ADDR, %o5
  203. sllx %l5, 22, %g2
  204. add %l3, %g2, %o0
  205. clr %o1
  206. add %l4, %g2, %o2
  207. mov HV_MMU_DMMU, %o3
  208. ta HV_FAST_TRAP
  209. add %l5, 1, %l5
  210. cmp %l5, %l6
  211. bne,pt %xcc, 1b
  212. nop
  213. after_lock_tlb:
  214. wrpr %g0, (PSTATE_PRIV | PSTATE_PEF), %pstate
  215. wr %g0, 0, %fprs
  216. wr %g0, ASI_P, %asi
  217. mov PRIMARY_CONTEXT, %g7
  218. 661: stxa %g0, [%g7] ASI_DMMU
  219. .section .sun4v_1insn_patch, "ax"
  220. .word 661b
  221. stxa %g0, [%g7] ASI_MMU
  222. .previous
  223. membar #Sync
  224. mov SECONDARY_CONTEXT, %g7
  225. 661: stxa %g0, [%g7] ASI_DMMU
  226. .section .sun4v_1insn_patch, "ax"
  227. .word 661b
  228. stxa %g0, [%g7] ASI_MMU
  229. .previous
  230. membar #Sync
  231. /* Everything we do here, until we properly take over the
  232. * trap table, must be done with extreme care. We cannot
  233. * make any references to %g6 (current thread pointer),
  234. * %g4 (current task pointer), or %g5 (base of current cpu's
  235. * per-cpu area) until we properly take over the trap table
  236. * from the firmware and hypervisor.
  237. *
  238. * Get onto temporary stack which is in the locked kernel image.
  239. */
  240. sethi %hi(tramp_stack), %g1
  241. or %g1, %lo(tramp_stack), %g1
  242. add %g1, TRAMP_STACK_SIZE, %g1
  243. sub %g1, STACKFRAME_SZ + STACK_BIAS + 256, %sp
  244. mov 0, %fp
  245. /* Put garbage in these registers to trap any access to them. */
  246. set 0xdeadbeef, %g4
  247. set 0xdeadbeef, %g5
  248. set 0xdeadbeef, %g6
  249. call init_irqwork_curcpu
  250. nop
  251. sethi %hi(tlb_type), %g3
  252. lduw [%g3 + %lo(tlb_type)], %g2
  253. cmp %g2, 3
  254. bne,pt %icc, 1f
  255. nop
  256. call hard_smp_processor_id
  257. nop
  258. call sun4v_register_mondo_queues
  259. nop
  260. 1: call init_cur_cpu_trap
  261. ldx [%l0], %o0
  262. /* Start using proper page size encodings in ctx register. */
  263. sethi %hi(sparc64_kern_pri_context), %g3
  264. ldx [%g3 + %lo(sparc64_kern_pri_context)], %g2
  265. mov PRIMARY_CONTEXT, %g1
  266. 661: stxa %g2, [%g1] ASI_DMMU
  267. .section .sun4v_1insn_patch, "ax"
  268. .word 661b
  269. stxa %g2, [%g1] ASI_MMU
  270. .previous
  271. membar #Sync
  272. wrpr %g0, 0, %wstate
  273. /* As a hack, put &init_thread_union into %g6.
  274. * prom_world() loads from here to restore the %asi
  275. * register.
  276. */
  277. sethi %hi(init_thread_union), %g6
  278. or %g6, %lo(init_thread_union), %g6
  279. sethi %hi(is_sun4v), %o0
  280. lduw [%o0 + %lo(is_sun4v)], %o0
  281. brz,pt %o0, 1f
  282. nop
  283. TRAP_LOAD_TRAP_BLOCK(%g2, %g3)
  284. add %g2, TRAP_PER_CPU_FAULT_INFO, %g2
  285. stxa %g2, [%g0] ASI_SCRATCHPAD
  286. /* Compute physical address:
  287. *
  288. * paddr = kern_base + (mmfsa_vaddr - KERNBASE)
  289. */
  290. sethi %hi(KERNBASE), %g3
  291. sub %g2, %g3, %g2
  292. sethi %hi(kern_base), %g3
  293. ldx [%g3 + %lo(kern_base)], %g3
  294. add %g2, %g3, %o1
  295. sethi %hi(sparc64_ttable_tl0), %o0
  296. set prom_set_trap_table_name, %g2
  297. stx %g2, [%sp + 2047 + 128 + 0x00]
  298. mov 2, %g2
  299. stx %g2, [%sp + 2047 + 128 + 0x08]
  300. mov 0, %g2
  301. stx %g2, [%sp + 2047 + 128 + 0x10]
  302. stx %o0, [%sp + 2047 + 128 + 0x18]
  303. stx %o1, [%sp + 2047 + 128 + 0x20]
  304. sethi %hi(p1275buf), %g2
  305. or %g2, %lo(p1275buf), %g2
  306. ldx [%g2 + 0x08], %o1
  307. call %o1
  308. add %sp, (2047 + 128), %o0
  309. ba,pt %xcc, 2f
  310. nop
  311. 1: sethi %hi(sparc64_ttable_tl0), %o0
  312. set prom_set_trap_table_name, %g2
  313. stx %g2, [%sp + 2047 + 128 + 0x00]
  314. mov 1, %g2
  315. stx %g2, [%sp + 2047 + 128 + 0x08]
  316. mov 0, %g2
  317. stx %g2, [%sp + 2047 + 128 + 0x10]
  318. stx %o0, [%sp + 2047 + 128 + 0x18]
  319. sethi %hi(p1275buf), %g2
  320. or %g2, %lo(p1275buf), %g2
  321. ldx [%g2 + 0x08], %o1
  322. call %o1
  323. add %sp, (2047 + 128), %o0
  324. 2: ldx [%l0], %g6
  325. ldx [%g6 + TI_TASK], %g4
  326. mov 1, %g5
  327. sllx %g5, THREAD_SHIFT, %g5
  328. sub %g5, (STACKFRAME_SZ + STACK_BIAS), %g5
  329. add %g6, %g5, %sp
  330. mov 0, %fp
  331. rdpr %pstate, %o1
  332. or %o1, PSTATE_IE, %o1
  333. wrpr %o1, 0, %pstate
  334. call smp_callin
  335. nop
  336. call cpu_idle
  337. mov 0, %o0
  338. call cpu_panic
  339. nop
  340. 1: b,a,pt %xcc, 1b
  341. .align 8
  342. sparc64_cpu_startup_end: