traps_32.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912
  1. /*
  2. * 'traps.c' handles hardware traps and faults after we have saved some
  3. * state in 'entry.S'.
  4. *
  5. * SuperH version: Copyright (C) 1999 Niibe Yutaka
  6. * Copyright (C) 2000 Philipp Rumpf
  7. * Copyright (C) 2000 David Howells
  8. * Copyright (C) 2002 - 2007 Paul Mundt
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file "COPYING" in the main directory of this archive
  12. * for more details.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/ptrace.h>
  16. #include <linux/init.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/module.h>
  19. #include <linux/kallsyms.h>
  20. #include <linux/io.h>
  21. #include <linux/bug.h>
  22. #include <linux/debug_locks.h>
  23. #include <linux/kdebug.h>
  24. #include <linux/kexec.h>
  25. #include <linux/limits.h>
  26. #include <asm/system.h>
  27. #include <asm/uaccess.h>
  28. #include <asm/fpu.h>
  29. #ifdef CONFIG_SH_KGDB
  30. #include <asm/kgdb.h>
  31. #define CHK_REMOTE_DEBUG(regs) \
  32. { \
  33. if (kgdb_debug_hook && !user_mode(regs))\
  34. (*kgdb_debug_hook)(regs); \
  35. }
  36. #else
  37. #define CHK_REMOTE_DEBUG(regs)
  38. #endif
  39. #ifdef CONFIG_CPU_SH2
  40. # define TRAP_RESERVED_INST 4
  41. # define TRAP_ILLEGAL_SLOT_INST 6
  42. # define TRAP_ADDRESS_ERROR 9
  43. # ifdef CONFIG_CPU_SH2A
  44. # define TRAP_FPU_ERROR 13
  45. # define TRAP_DIVZERO_ERROR 17
  46. # define TRAP_DIVOVF_ERROR 18
  47. # endif
  48. #else
  49. #define TRAP_RESERVED_INST 12
  50. #define TRAP_ILLEGAL_SLOT_INST 13
  51. #endif
  52. static void dump_mem(const char *str, unsigned long bottom, unsigned long top)
  53. {
  54. unsigned long p;
  55. int i;
  56. printk("%s(0x%08lx to 0x%08lx)\n", str, bottom, top);
  57. for (p = bottom & ~31; p < top; ) {
  58. printk("%04lx: ", p & 0xffff);
  59. for (i = 0; i < 8; i++, p += 4) {
  60. unsigned int val;
  61. if (p < bottom || p >= top)
  62. printk(" ");
  63. else {
  64. if (__get_user(val, (unsigned int __user *)p)) {
  65. printk("\n");
  66. return;
  67. }
  68. printk("%08x ", val);
  69. }
  70. }
  71. printk("\n");
  72. }
  73. }
  74. static DEFINE_SPINLOCK(die_lock);
  75. void die(const char * str, struct pt_regs * regs, long err)
  76. {
  77. static int die_counter;
  78. oops_enter();
  79. console_verbose();
  80. spin_lock_irq(&die_lock);
  81. bust_spinlocks(1);
  82. printk("%s: %04lx [#%d]\n", str, err & 0xffff, ++die_counter);
  83. CHK_REMOTE_DEBUG(regs);
  84. print_modules();
  85. show_regs(regs);
  86. printk("Process: %s (pid: %d, stack limit = %p)\n", current->comm,
  87. task_pid_nr(current), task_stack_page(current) + 1);
  88. if (!user_mode(regs) || in_interrupt())
  89. dump_mem("Stack: ", regs->regs[15], THREAD_SIZE +
  90. (unsigned long)task_stack_page(current));
  91. bust_spinlocks(0);
  92. add_taint(TAINT_DIE);
  93. spin_unlock_irq(&die_lock);
  94. if (kexec_should_crash(current))
  95. crash_kexec(regs);
  96. if (in_interrupt())
  97. panic("Fatal exception in interrupt");
  98. if (panic_on_oops)
  99. panic("Fatal exception");
  100. oops_exit();
  101. do_exit(SIGSEGV);
  102. }
  103. static inline void die_if_kernel(const char *str, struct pt_regs *regs,
  104. long err)
  105. {
  106. if (!user_mode(regs))
  107. die(str, regs, err);
  108. }
  109. /*
  110. * try and fix up kernelspace address errors
  111. * - userspace errors just cause EFAULT to be returned, resulting in SEGV
  112. * - kernel/userspace interfaces cause a jump to an appropriate handler
  113. * - other kernel errors are bad
  114. * - return 0 if fixed-up, -EFAULT if non-fatal (to the kernel) fault
  115. */
  116. static int die_if_no_fixup(const char * str, struct pt_regs * regs, long err)
  117. {
  118. if (!user_mode(regs)) {
  119. const struct exception_table_entry *fixup;
  120. fixup = search_exception_tables(regs->pc);
  121. if (fixup) {
  122. regs->pc = fixup->fixup;
  123. return 0;
  124. }
  125. die(str, regs, err);
  126. }
  127. return -EFAULT;
  128. }
  129. static inline void sign_extend(unsigned int count, unsigned char *dst)
  130. {
  131. #ifdef __LITTLE_ENDIAN__
  132. if ((count == 1) && dst[0] & 0x80) {
  133. dst[1] = 0xff;
  134. dst[2] = 0xff;
  135. dst[3] = 0xff;
  136. }
  137. if ((count == 2) && dst[1] & 0x80) {
  138. dst[2] = 0xff;
  139. dst[3] = 0xff;
  140. }
  141. #else
  142. if ((count == 1) && dst[3] & 0x80) {
  143. dst[2] = 0xff;
  144. dst[1] = 0xff;
  145. dst[0] = 0xff;
  146. }
  147. if ((count == 2) && dst[2] & 0x80) {
  148. dst[1] = 0xff;
  149. dst[0] = 0xff;
  150. }
  151. #endif
  152. }
  153. static struct mem_access user_mem_access = {
  154. copy_from_user,
  155. copy_to_user,
  156. };
  157. /*
  158. * handle an instruction that does an unaligned memory access by emulating the
  159. * desired behaviour
  160. * - note that PC _may not_ point to the faulting instruction
  161. * (if that instruction is in a branch delay slot)
  162. * - return 0 if emulation okay, -EFAULT on existential error
  163. */
  164. static int handle_unaligned_ins(opcode_t instruction, struct pt_regs *regs,
  165. struct mem_access *ma)
  166. {
  167. int ret, index, count;
  168. unsigned long *rm, *rn;
  169. unsigned char *src, *dst;
  170. index = (instruction>>8)&15; /* 0x0F00 */
  171. rn = &regs->regs[index];
  172. index = (instruction>>4)&15; /* 0x00F0 */
  173. rm = &regs->regs[index];
  174. count = 1<<(instruction&3);
  175. ret = -EFAULT;
  176. switch (instruction>>12) {
  177. case 0: /* mov.[bwl] to/from memory via r0+rn */
  178. if (instruction & 8) {
  179. /* from memory */
  180. src = (unsigned char*) *rm;
  181. src += regs->regs[0];
  182. dst = (unsigned char*) rn;
  183. *(unsigned long*)dst = 0;
  184. #if !defined(__LITTLE_ENDIAN__)
  185. dst += 4-count;
  186. #endif
  187. if (ma->from(dst, src, count))
  188. goto fetch_fault;
  189. sign_extend(count, dst);
  190. } else {
  191. /* to memory */
  192. src = (unsigned char*) rm;
  193. #if !defined(__LITTLE_ENDIAN__)
  194. src += 4-count;
  195. #endif
  196. dst = (unsigned char*) *rn;
  197. dst += regs->regs[0];
  198. if (ma->to(dst, src, count))
  199. goto fetch_fault;
  200. }
  201. ret = 0;
  202. break;
  203. case 1: /* mov.l Rm,@(disp,Rn) */
  204. src = (unsigned char*) rm;
  205. dst = (unsigned char*) *rn;
  206. dst += (instruction&0x000F)<<2;
  207. if (ma->to(dst, src, 4))
  208. goto fetch_fault;
  209. ret = 0;
  210. break;
  211. case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
  212. if (instruction & 4)
  213. *rn -= count;
  214. src = (unsigned char*) rm;
  215. dst = (unsigned char*) *rn;
  216. #if !defined(__LITTLE_ENDIAN__)
  217. src += 4-count;
  218. #endif
  219. if (ma->to(dst, src, count))
  220. goto fetch_fault;
  221. ret = 0;
  222. break;
  223. case 5: /* mov.l @(disp,Rm),Rn */
  224. src = (unsigned char*) *rm;
  225. src += (instruction&0x000F)<<2;
  226. dst = (unsigned char*) rn;
  227. *(unsigned long*)dst = 0;
  228. if (ma->from(dst, src, 4))
  229. goto fetch_fault;
  230. ret = 0;
  231. break;
  232. case 6: /* mov.[bwl] from memory, possibly with post-increment */
  233. src = (unsigned char*) *rm;
  234. if (instruction & 4)
  235. *rm += count;
  236. dst = (unsigned char*) rn;
  237. *(unsigned long*)dst = 0;
  238. #if !defined(__LITTLE_ENDIAN__)
  239. dst += 4-count;
  240. #endif
  241. if (ma->from(dst, src, count))
  242. goto fetch_fault;
  243. sign_extend(count, dst);
  244. ret = 0;
  245. break;
  246. case 8:
  247. switch ((instruction&0xFF00)>>8) {
  248. case 0x81: /* mov.w R0,@(disp,Rn) */
  249. src = (unsigned char*) &regs->regs[0];
  250. #if !defined(__LITTLE_ENDIAN__)
  251. src += 2;
  252. #endif
  253. dst = (unsigned char*) *rm; /* called Rn in the spec */
  254. dst += (instruction&0x000F)<<1;
  255. if (ma->to(dst, src, 2))
  256. goto fetch_fault;
  257. ret = 0;
  258. break;
  259. case 0x85: /* mov.w @(disp,Rm),R0 */
  260. src = (unsigned char*) *rm;
  261. src += (instruction&0x000F)<<1;
  262. dst = (unsigned char*) &regs->regs[0];
  263. *(unsigned long*)dst = 0;
  264. #if !defined(__LITTLE_ENDIAN__)
  265. dst += 2;
  266. #endif
  267. if (ma->from(dst, src, 2))
  268. goto fetch_fault;
  269. sign_extend(2, dst);
  270. ret = 0;
  271. break;
  272. }
  273. break;
  274. }
  275. return ret;
  276. fetch_fault:
  277. /* Argh. Address not only misaligned but also non-existent.
  278. * Raise an EFAULT and see if it's trapped
  279. */
  280. return die_if_no_fixup("Fault in unaligned fixup", regs, 0);
  281. }
  282. /*
  283. * emulate the instruction in the delay slot
  284. * - fetches the instruction from PC+2
  285. */
  286. static inline int handle_delayslot(struct pt_regs *regs,
  287. opcode_t old_instruction,
  288. struct mem_access *ma)
  289. {
  290. opcode_t instruction;
  291. void *addr = (void *)(regs->pc + instruction_size(old_instruction));
  292. if (copy_from_user(&instruction, addr, sizeof(instruction))) {
  293. /* the instruction-fetch faulted */
  294. if (user_mode(regs))
  295. return -EFAULT;
  296. /* kernel */
  297. die("delay-slot-insn faulting in handle_unaligned_delayslot",
  298. regs, 0);
  299. }
  300. return handle_unaligned_ins(instruction, regs, ma);
  301. }
  302. /*
  303. * handle an instruction that does an unaligned memory access
  304. * - have to be careful of branch delay-slot instructions that fault
  305. * SH3:
  306. * - if the branch would be taken PC points to the branch
  307. * - if the branch would not be taken, PC points to delay-slot
  308. * SH4:
  309. * - PC always points to delayed branch
  310. * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
  311. */
  312. /* Macros to determine offset from current PC for branch instructions */
  313. /* Explicit type coercion is used to force sign extension where needed */
  314. #define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
  315. #define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
  316. /*
  317. * XXX: SH-2A needs this too, but it needs an overhaul thanks to mixed 32-bit
  318. * opcodes..
  319. */
  320. static int handle_unaligned_notify_count = 10;
  321. int handle_unaligned_access(opcode_t instruction, struct pt_regs *regs,
  322. struct mem_access *ma)
  323. {
  324. u_int rm;
  325. int ret, index;
  326. index = (instruction>>8)&15; /* 0x0F00 */
  327. rm = regs->regs[index];
  328. /* shout about the first ten userspace fixups */
  329. if (user_mode(regs) && handle_unaligned_notify_count>0) {
  330. handle_unaligned_notify_count--;
  331. printk(KERN_NOTICE "Fixing up unaligned userspace access "
  332. "in \"%s\" pid=%d pc=0x%p ins=0x%04hx\n",
  333. current->comm, task_pid_nr(current),
  334. (void *)regs->pc, instruction);
  335. }
  336. ret = -EFAULT;
  337. switch (instruction&0xF000) {
  338. case 0x0000:
  339. if (instruction==0x000B) {
  340. /* rts */
  341. ret = handle_delayslot(regs, instruction, ma);
  342. if (ret==0)
  343. regs->pc = regs->pr;
  344. }
  345. else if ((instruction&0x00FF)==0x0023) {
  346. /* braf @Rm */
  347. ret = handle_delayslot(regs, instruction, ma);
  348. if (ret==0)
  349. regs->pc += rm + 4;
  350. }
  351. else if ((instruction&0x00FF)==0x0003) {
  352. /* bsrf @Rm */
  353. ret = handle_delayslot(regs, instruction, ma);
  354. if (ret==0) {
  355. regs->pr = regs->pc + 4;
  356. regs->pc += rm + 4;
  357. }
  358. }
  359. else {
  360. /* mov.[bwl] to/from memory via r0+rn */
  361. goto simple;
  362. }
  363. break;
  364. case 0x1000: /* mov.l Rm,@(disp,Rn) */
  365. goto simple;
  366. case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
  367. goto simple;
  368. case 0x4000:
  369. if ((instruction&0x00FF)==0x002B) {
  370. /* jmp @Rm */
  371. ret = handle_delayslot(regs, instruction, ma);
  372. if (ret==0)
  373. regs->pc = rm;
  374. }
  375. else if ((instruction&0x00FF)==0x000B) {
  376. /* jsr @Rm */
  377. ret = handle_delayslot(regs, instruction, ma);
  378. if (ret==0) {
  379. regs->pr = regs->pc + 4;
  380. regs->pc = rm;
  381. }
  382. }
  383. else {
  384. /* mov.[bwl] to/from memory via r0+rn */
  385. goto simple;
  386. }
  387. break;
  388. case 0x5000: /* mov.l @(disp,Rm),Rn */
  389. goto simple;
  390. case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
  391. goto simple;
  392. case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
  393. switch (instruction&0x0F00) {
  394. case 0x0100: /* mov.w R0,@(disp,Rm) */
  395. goto simple;
  396. case 0x0500: /* mov.w @(disp,Rm),R0 */
  397. goto simple;
  398. case 0x0B00: /* bf lab - no delayslot*/
  399. break;
  400. case 0x0F00: /* bf/s lab */
  401. ret = handle_delayslot(regs, instruction, ma);
  402. if (ret==0) {
  403. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
  404. if ((regs->sr & 0x00000001) != 0)
  405. regs->pc += 4; /* next after slot */
  406. else
  407. #endif
  408. regs->pc += SH_PC_8BIT_OFFSET(instruction);
  409. }
  410. break;
  411. case 0x0900: /* bt lab - no delayslot */
  412. break;
  413. case 0x0D00: /* bt/s lab */
  414. ret = handle_delayslot(regs, instruction, ma);
  415. if (ret==0) {
  416. #if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
  417. if ((regs->sr & 0x00000001) == 0)
  418. regs->pc += 4; /* next after slot */
  419. else
  420. #endif
  421. regs->pc += SH_PC_8BIT_OFFSET(instruction);
  422. }
  423. break;
  424. }
  425. break;
  426. case 0xA000: /* bra label */
  427. ret = handle_delayslot(regs, instruction, ma);
  428. if (ret==0)
  429. regs->pc += SH_PC_12BIT_OFFSET(instruction);
  430. break;
  431. case 0xB000: /* bsr label */
  432. ret = handle_delayslot(regs, instruction, ma);
  433. if (ret==0) {
  434. regs->pr = regs->pc + 4;
  435. regs->pc += SH_PC_12BIT_OFFSET(instruction);
  436. }
  437. break;
  438. }
  439. return ret;
  440. /* handle non-delay-slot instruction */
  441. simple:
  442. ret = handle_unaligned_ins(instruction, regs, ma);
  443. if (ret==0)
  444. regs->pc += instruction_size(instruction);
  445. return ret;
  446. }
  447. #ifdef CONFIG_CPU_HAS_SR_RB
  448. #define lookup_exception_vector(x) \
  449. __asm__ __volatile__ ("stc r2_bank, %0\n\t" : "=r" ((x)))
  450. #else
  451. #define lookup_exception_vector(x) \
  452. __asm__ __volatile__ ("mov r4, %0\n\t" : "=r" ((x)))
  453. #endif
  454. /*
  455. * Handle various address error exceptions:
  456. * - instruction address error:
  457. * misaligned PC
  458. * PC >= 0x80000000 in user mode
  459. * - data address error (read and write)
  460. * misaligned data access
  461. * access to >= 0x80000000 is user mode
  462. * Unfortuntaly we can't distinguish between instruction address error
  463. * and data address errors caused by read accesses.
  464. */
  465. asmlinkage void do_address_error(struct pt_regs *regs,
  466. unsigned long writeaccess,
  467. unsigned long address)
  468. {
  469. unsigned long error_code = 0;
  470. mm_segment_t oldfs;
  471. siginfo_t info;
  472. opcode_t instruction;
  473. int tmp;
  474. /* Intentional ifdef */
  475. #ifdef CONFIG_CPU_HAS_SR_RB
  476. lookup_exception_vector(error_code);
  477. #endif
  478. oldfs = get_fs();
  479. if (user_mode(regs)) {
  480. int si_code = BUS_ADRERR;
  481. local_irq_enable();
  482. /* bad PC is not something we can fix */
  483. if (regs->pc & 1) {
  484. si_code = BUS_ADRALN;
  485. goto uspace_segv;
  486. }
  487. set_fs(USER_DS);
  488. if (copy_from_user(&instruction, (void *)(regs->pc),
  489. sizeof(instruction))) {
  490. /* Argh. Fault on the instruction itself.
  491. This should never happen non-SMP
  492. */
  493. set_fs(oldfs);
  494. goto uspace_segv;
  495. }
  496. tmp = handle_unaligned_access(instruction, regs,
  497. &user_mem_access);
  498. set_fs(oldfs);
  499. if (tmp==0)
  500. return; /* sorted */
  501. uspace_segv:
  502. printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
  503. "access (PC %lx PR %lx)\n", current->comm, regs->pc,
  504. regs->pr);
  505. info.si_signo = SIGBUS;
  506. info.si_errno = 0;
  507. info.si_code = si_code;
  508. info.si_addr = (void __user *)address;
  509. force_sig_info(SIGBUS, &info, current);
  510. } else {
  511. if (regs->pc & 1)
  512. die("unaligned program counter", regs, error_code);
  513. set_fs(KERNEL_DS);
  514. if (copy_from_user(&instruction, (void *)(regs->pc),
  515. sizeof(instruction))) {
  516. /* Argh. Fault on the instruction itself.
  517. This should never happen non-SMP
  518. */
  519. set_fs(oldfs);
  520. die("insn faulting in do_address_error", regs, 0);
  521. }
  522. handle_unaligned_access(instruction, regs, &user_mem_access);
  523. set_fs(oldfs);
  524. }
  525. }
  526. #ifdef CONFIG_SH_DSP
  527. /*
  528. * SH-DSP support gerg@snapgear.com.
  529. */
  530. int is_dsp_inst(struct pt_regs *regs)
  531. {
  532. unsigned short inst = 0;
  533. /*
  534. * Safe guard if DSP mode is already enabled or we're lacking
  535. * the DSP altogether.
  536. */
  537. if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
  538. return 0;
  539. get_user(inst, ((unsigned short *) regs->pc));
  540. inst &= 0xf000;
  541. /* Check for any type of DSP or support instruction */
  542. if ((inst == 0xf000) || (inst == 0x4000))
  543. return 1;
  544. return 0;
  545. }
  546. #else
  547. #define is_dsp_inst(regs) (0)
  548. #endif /* CONFIG_SH_DSP */
  549. #ifdef CONFIG_CPU_SH2A
  550. asmlinkage void do_divide_error(unsigned long r4, unsigned long r5,
  551. unsigned long r6, unsigned long r7,
  552. struct pt_regs __regs)
  553. {
  554. siginfo_t info;
  555. switch (r4) {
  556. case TRAP_DIVZERO_ERROR:
  557. info.si_code = FPE_INTDIV;
  558. break;
  559. case TRAP_DIVOVF_ERROR:
  560. info.si_code = FPE_INTOVF;
  561. break;
  562. }
  563. force_sig_info(SIGFPE, &info, current);
  564. }
  565. #endif
  566. asmlinkage void do_reserved_inst(unsigned long r4, unsigned long r5,
  567. unsigned long r6, unsigned long r7,
  568. struct pt_regs __regs)
  569. {
  570. struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
  571. unsigned long error_code;
  572. struct task_struct *tsk = current;
  573. #ifdef CONFIG_SH_FPU_EMU
  574. unsigned short inst = 0;
  575. int err;
  576. get_user(inst, (unsigned short*)regs->pc);
  577. err = do_fpu_inst(inst, regs);
  578. if (!err) {
  579. regs->pc += instruction_size(inst);
  580. return;
  581. }
  582. /* not a FPU inst. */
  583. #endif
  584. #ifdef CONFIG_SH_DSP
  585. /* Check if it's a DSP instruction */
  586. if (is_dsp_inst(regs)) {
  587. /* Enable DSP mode, and restart instruction. */
  588. regs->sr |= SR_DSP;
  589. return;
  590. }
  591. #endif
  592. lookup_exception_vector(error_code);
  593. local_irq_enable();
  594. CHK_REMOTE_DEBUG(regs);
  595. force_sig(SIGILL, tsk);
  596. die_if_no_fixup("reserved instruction", regs, error_code);
  597. }
  598. #ifdef CONFIG_SH_FPU_EMU
  599. static int emulate_branch(unsigned short inst, struct pt_regs* regs)
  600. {
  601. /*
  602. * bfs: 8fxx: PC+=d*2+4;
  603. * bts: 8dxx: PC+=d*2+4;
  604. * bra: axxx: PC+=D*2+4;
  605. * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
  606. * braf:0x23: PC+=Rn*2+4;
  607. * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
  608. * jmp: 4x2b: PC=Rn;
  609. * jsr: 4x0b: PC=Rn after PR=PC+4;
  610. * rts: 000b: PC=PR;
  611. */
  612. if ((inst & 0xfd00) == 0x8d00) {
  613. regs->pc += SH_PC_8BIT_OFFSET(inst);
  614. return 0;
  615. }
  616. if ((inst & 0xe000) == 0xa000) {
  617. regs->pc += SH_PC_12BIT_OFFSET(inst);
  618. return 0;
  619. }
  620. if ((inst & 0xf0df) == 0x0003) {
  621. regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
  622. return 0;
  623. }
  624. if ((inst & 0xf0df) == 0x400b) {
  625. regs->pc = regs->regs[(inst & 0x0f00) >> 8];
  626. return 0;
  627. }
  628. if ((inst & 0xffff) == 0x000b) {
  629. regs->pc = regs->pr;
  630. return 0;
  631. }
  632. return 1;
  633. }
  634. #endif
  635. asmlinkage void do_illegal_slot_inst(unsigned long r4, unsigned long r5,
  636. unsigned long r6, unsigned long r7,
  637. struct pt_regs __regs)
  638. {
  639. struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
  640. unsigned long error_code;
  641. struct task_struct *tsk = current;
  642. #ifdef CONFIG_SH_FPU_EMU
  643. unsigned short inst = 0;
  644. get_user(inst, (unsigned short *)regs->pc + 1);
  645. if (!do_fpu_inst(inst, regs)) {
  646. get_user(inst, (unsigned short *)regs->pc);
  647. if (!emulate_branch(inst, regs))
  648. return;
  649. /* fault in branch.*/
  650. }
  651. /* not a FPU inst. */
  652. #endif
  653. lookup_exception_vector(error_code);
  654. local_irq_enable();
  655. CHK_REMOTE_DEBUG(regs);
  656. force_sig(SIGILL, tsk);
  657. die_if_no_fixup("illegal slot instruction", regs, error_code);
  658. }
  659. asmlinkage void do_exception_error(unsigned long r4, unsigned long r5,
  660. unsigned long r6, unsigned long r7,
  661. struct pt_regs __regs)
  662. {
  663. struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
  664. long ex;
  665. lookup_exception_vector(ex);
  666. die_if_kernel("exception", regs, ex);
  667. }
  668. #if defined(CONFIG_SH_STANDARD_BIOS)
  669. void *gdb_vbr_vector;
  670. static inline void __init gdb_vbr_init(void)
  671. {
  672. register unsigned long vbr;
  673. /*
  674. * Read the old value of the VBR register to initialise
  675. * the vector through which debug and BIOS traps are
  676. * delegated by the Linux trap handler.
  677. */
  678. asm volatile("stc vbr, %0" : "=r" (vbr));
  679. gdb_vbr_vector = (void *)(vbr + 0x100);
  680. printk("Setting GDB trap vector to 0x%08lx\n",
  681. (unsigned long)gdb_vbr_vector);
  682. }
  683. #endif
  684. void __cpuinit per_cpu_trap_init(void)
  685. {
  686. extern void *vbr_base;
  687. #ifdef CONFIG_SH_STANDARD_BIOS
  688. if (raw_smp_processor_id() == 0)
  689. gdb_vbr_init();
  690. #endif
  691. /* NOTE: The VBR value should be at P1
  692. (or P2, virtural "fixed" address space).
  693. It's definitely should not in physical address. */
  694. asm volatile("ldc %0, vbr"
  695. : /* no output */
  696. : "r" (&vbr_base)
  697. : "memory");
  698. }
  699. void *set_exception_table_vec(unsigned int vec, void *handler)
  700. {
  701. extern void *exception_handling_table[];
  702. void *old_handler;
  703. old_handler = exception_handling_table[vec];
  704. exception_handling_table[vec] = handler;
  705. return old_handler;
  706. }
  707. void __init trap_init(void)
  708. {
  709. set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
  710. set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
  711. #if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
  712. defined(CONFIG_SH_FPU_EMU)
  713. /*
  714. * For SH-4 lacking an FPU, treat floating point instructions as
  715. * reserved. They'll be handled in the math-emu case, or faulted on
  716. * otherwise.
  717. */
  718. set_exception_table_evt(0x800, do_reserved_inst);
  719. set_exception_table_evt(0x820, do_illegal_slot_inst);
  720. #elif defined(CONFIG_SH_FPU)
  721. #ifdef CONFIG_CPU_SUBTYPE_SHX3
  722. set_exception_table_evt(0xd80, fpu_state_restore_trap_handler);
  723. set_exception_table_evt(0xda0, fpu_state_restore_trap_handler);
  724. #else
  725. set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
  726. set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
  727. #endif
  728. #endif
  729. #ifdef CONFIG_CPU_SH2
  730. set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
  731. #endif
  732. #ifdef CONFIG_CPU_SH2A
  733. set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
  734. set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
  735. #ifdef CONFIG_SH_FPU
  736. set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
  737. #endif
  738. #endif
  739. /* Setup VBR for boot cpu */
  740. per_cpu_trap_init();
  741. }
  742. void show_trace(struct task_struct *tsk, unsigned long *sp,
  743. struct pt_regs *regs)
  744. {
  745. unsigned long addr;
  746. if (regs && user_mode(regs))
  747. return;
  748. printk("\nCall trace: ");
  749. #ifdef CONFIG_KALLSYMS
  750. printk("\n");
  751. #endif
  752. while (!kstack_end(sp)) {
  753. addr = *sp++;
  754. if (kernel_text_address(addr))
  755. print_ip_sym(addr);
  756. }
  757. printk("\n");
  758. if (!tsk)
  759. tsk = current;
  760. debug_show_held_locks(tsk);
  761. }
  762. void show_stack(struct task_struct *tsk, unsigned long *sp)
  763. {
  764. unsigned long stack;
  765. if (!tsk)
  766. tsk = current;
  767. if (tsk == current)
  768. sp = (unsigned long *)current_stack_pointer;
  769. else
  770. sp = (unsigned long *)tsk->thread.sp;
  771. stack = (unsigned long)sp;
  772. dump_mem("Stack: ", stack, THREAD_SIZE +
  773. (unsigned long)task_stack_page(tsk));
  774. show_trace(tsk, sp, NULL);
  775. }
  776. void dump_stack(void)
  777. {
  778. show_stack(NULL, NULL);
  779. }
  780. EXPORT_SYMBOL(dump_stack);