head_32.S 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /* $Id: head.S,v 1.7 2003/09/01 17:58:19 lethal Exp $
  2. *
  3. * arch/sh/kernel/head.S
  4. *
  5. * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file "COPYING" in the main directory of this archive
  9. * for more details.
  10. *
  11. * Head.S contains the SH exception handlers and startup code.
  12. */
  13. #include <linux/linkage.h>
  14. #include <asm/thread_info.h>
  15. #ifdef CONFIG_CPU_SH4A
  16. #define SYNCO() synco
  17. #define PREFI(label, reg) \
  18. mov.l label, reg; \
  19. prefi @reg
  20. #else
  21. #define SYNCO()
  22. #define PREFI(label, reg)
  23. #endif
  24. .section .empty_zero_page, "aw"
  25. ENTRY(empty_zero_page)
  26. .long 1 /* MOUNT_ROOT_RDONLY */
  27. .long 0 /* RAMDISK_FLAGS */
  28. .long 0x0200 /* ORIG_ROOT_DEV */
  29. .long 1 /* LOADER_TYPE */
  30. .long 0x00000000 /* INITRD_START */
  31. .long 0x00000000 /* INITRD_SIZE */
  32. #ifdef CONFIG_32BIT
  33. .long 0x53453f00 + 32 /* "SE?" = 32 bit */
  34. #else
  35. .long 0x53453f00 + 29 /* "SE?" = 29 bit */
  36. #endif
  37. 1:
  38. .skip PAGE_SIZE - empty_zero_page - 1b
  39. .section .text.head, "ax"
  40. /*
  41. * Condition at the entry of _stext:
  42. *
  43. * BSC has already been initialized.
  44. * INTC may or may not be initialized.
  45. * VBR may or may not be initialized.
  46. * MMU may or may not be initialized.
  47. * Cache may or may not be initialized.
  48. * Hardware (including on-chip modules) may or may not be initialized.
  49. *
  50. */
  51. ENTRY(_stext)
  52. ! Initialize Status Register
  53. mov.l 1f, r0 ! MD=1, RB=0, BL=0, IMASK=0xF
  54. ldc r0, sr
  55. ! Initialize global interrupt mask
  56. #ifdef CONFIG_CPU_HAS_SR_RB
  57. mov #0, r0
  58. ldc r0, r6_bank
  59. #endif
  60. /*
  61. * Prefetch if possible to reduce cache miss penalty.
  62. *
  63. * We do this early on for SH-4A as a micro-optimization,
  64. * as later on we will have speculative execution enabled
  65. * and this will become less of an issue.
  66. */
  67. PREFI(5f, r0)
  68. PREFI(6f, r0)
  69. !
  70. mov.l 2f, r0
  71. mov r0, r15 ! Set initial r15 (stack pointer)
  72. #ifdef CONFIG_CPU_HAS_SR_RB
  73. mov.l 7f, r0
  74. ldc r0, r7_bank ! ... and initial thread_info
  75. #endif
  76. ! Clear BSS area
  77. #ifdef CONFIG_SMP
  78. mov.l 3f, r0
  79. cmp/eq #0, r0 ! skip clear if set to zero
  80. bt 10f
  81. #endif
  82. mov.l 3f, r1
  83. add #4, r1
  84. mov.l 4f, r2
  85. mov #0, r0
  86. 9: cmp/hs r2, r1
  87. bf/s 9b ! while (r1 < r2)
  88. mov.l r0,@-r2
  89. 10:
  90. ! Additional CPU initialization
  91. mov.l 6f, r0
  92. jsr @r0
  93. nop
  94. SYNCO() ! Wait for pending instructions..
  95. ! Start kernel
  96. mov.l 5f, r0
  97. jmp @r0
  98. nop
  99. .balign 4
  100. #if defined(CONFIG_CPU_SH2)
  101. 1: .long 0x000000F0 ! IMASK=0xF
  102. #else
  103. 1: .long 0x400080F0 ! MD=1, RB=0, BL=0, FD=1, IMASK=0xF
  104. #endif
  105. ENTRY(stack_start)
  106. 2: .long init_thread_union+THREAD_SIZE
  107. 3: .long __bss_start
  108. 4: .long _end
  109. 5: .long start_kernel
  110. 6: .long sh_cpu_init
  111. 7: .long init_thread_union