setup-sh7723.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * SH7723 Setup
  3. *
  4. * Copyright (C) 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/mm.h>
  14. #include <linux/serial_sci.h>
  15. #include <linux/uio_driver.h>
  16. #include <asm/clock.h>
  17. #include <asm/mmzone.h>
  18. static struct uio_info vpu_platform_data = {
  19. .name = "VPU5",
  20. .version = "0",
  21. .irq = 60,
  22. };
  23. static struct resource vpu_resources[] = {
  24. [0] = {
  25. .name = "VPU",
  26. .start = 0xfe900000,
  27. .end = 0xfe902807,
  28. .flags = IORESOURCE_MEM,
  29. },
  30. [1] = {
  31. /* place holder for contiguous memory */
  32. },
  33. };
  34. static struct platform_device vpu_device = {
  35. .name = "uio_pdrv_genirq",
  36. .id = 0,
  37. .dev = {
  38. .platform_data = &vpu_platform_data,
  39. },
  40. .resource = vpu_resources,
  41. .num_resources = ARRAY_SIZE(vpu_resources),
  42. };
  43. static struct uio_info veu0_platform_data = {
  44. .name = "VEU2H",
  45. .version = "0",
  46. .irq = 54,
  47. };
  48. static struct resource veu0_resources[] = {
  49. [0] = {
  50. .name = "VEU2H0",
  51. .start = 0xfe920000,
  52. .end = 0xfe92027b,
  53. .flags = IORESOURCE_MEM,
  54. },
  55. [1] = {
  56. /* place holder for contiguous memory */
  57. },
  58. };
  59. static struct platform_device veu0_device = {
  60. .name = "uio_pdrv_genirq",
  61. .id = 1,
  62. .dev = {
  63. .platform_data = &veu0_platform_data,
  64. },
  65. .resource = veu0_resources,
  66. .num_resources = ARRAY_SIZE(veu0_resources),
  67. };
  68. static struct uio_info veu1_platform_data = {
  69. .name = "VEU2H",
  70. .version = "0",
  71. .irq = 27,
  72. };
  73. static struct resource veu1_resources[] = {
  74. [0] = {
  75. .name = "VEU2H1",
  76. .start = 0xfe924000,
  77. .end = 0xfe92427b,
  78. .flags = IORESOURCE_MEM,
  79. },
  80. [1] = {
  81. /* place holder for contiguous memory */
  82. },
  83. };
  84. static struct platform_device veu1_device = {
  85. .name = "uio_pdrv_genirq",
  86. .id = 2,
  87. .dev = {
  88. .platform_data = &veu1_platform_data,
  89. },
  90. .resource = veu1_resources,
  91. .num_resources = ARRAY_SIZE(veu1_resources),
  92. };
  93. static struct plat_sci_port sci_platform_data[] = {
  94. {
  95. .mapbase = 0xffe00000,
  96. .flags = UPF_BOOT_AUTOCONF,
  97. .type = PORT_SCIF,
  98. .irqs = { 80, 80, 80, 80 },
  99. },{
  100. .mapbase = 0xffe10000,
  101. .flags = UPF_BOOT_AUTOCONF,
  102. .type = PORT_SCIF,
  103. .irqs = { 81, 81, 81, 81 },
  104. },{
  105. .mapbase = 0xffe20000,
  106. .flags = UPF_BOOT_AUTOCONF,
  107. .type = PORT_SCIF,
  108. .irqs = { 82, 82, 82, 82 },
  109. },{
  110. .mapbase = 0xa4e30000,
  111. .flags = UPF_BOOT_AUTOCONF,
  112. .type = PORT_SCI,
  113. .irqs = { 56, 56, 56, 56 },
  114. },{
  115. .mapbase = 0xa4e40000,
  116. .flags = UPF_BOOT_AUTOCONF,
  117. .type = PORT_SCI,
  118. .irqs = { 88, 88, 88, 88 },
  119. },{
  120. .mapbase = 0xa4e50000,
  121. .flags = UPF_BOOT_AUTOCONF,
  122. .type = PORT_SCI,
  123. .irqs = { 109, 109, 109, 109 },
  124. }, {
  125. .flags = 0,
  126. }
  127. };
  128. static struct platform_device sci_device = {
  129. .name = "sh-sci",
  130. .id = -1,
  131. .dev = {
  132. .platform_data = sci_platform_data,
  133. },
  134. };
  135. static struct resource rtc_resources[] = {
  136. [0] = {
  137. .start = 0xa465fec0,
  138. .end = 0xa465fec0 + 0x58 - 1,
  139. .flags = IORESOURCE_IO,
  140. },
  141. [1] = {
  142. /* Period IRQ */
  143. .start = 69,
  144. .flags = IORESOURCE_IRQ,
  145. },
  146. [2] = {
  147. /* Carry IRQ */
  148. .start = 70,
  149. .flags = IORESOURCE_IRQ,
  150. },
  151. [3] = {
  152. /* Alarm IRQ */
  153. .start = 68,
  154. .flags = IORESOURCE_IRQ,
  155. },
  156. };
  157. static struct platform_device rtc_device = {
  158. .name = "sh-rtc",
  159. .id = -1,
  160. .num_resources = ARRAY_SIZE(rtc_resources),
  161. .resource = rtc_resources,
  162. };
  163. static struct resource sh7723_usb_host_resources[] = {
  164. [0] = {
  165. .name = "r8a66597_hcd",
  166. .start = 0xa4d80000,
  167. .end = 0xa4d800ff,
  168. .flags = IORESOURCE_MEM,
  169. },
  170. [1] = {
  171. .start = 65,
  172. .end = 65,
  173. .flags = IORESOURCE_IRQ,
  174. },
  175. };
  176. static struct platform_device sh7723_usb_host_device = {
  177. .name = "r8a66597_hcd",
  178. .id = 0,
  179. .dev = {
  180. .dma_mask = NULL, /* not use dma */
  181. .coherent_dma_mask = 0xffffffff,
  182. },
  183. .num_resources = ARRAY_SIZE(sh7723_usb_host_resources),
  184. .resource = sh7723_usb_host_resources,
  185. };
  186. static struct resource iic_resources[] = {
  187. [0] = {
  188. .name = "IIC",
  189. .start = 0x04470000,
  190. .end = 0x04470017,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. [1] = {
  194. .start = 96,
  195. .end = 99,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. static struct platform_device iic_device = {
  200. .name = "i2c-sh_mobile",
  201. .num_resources = ARRAY_SIZE(iic_resources),
  202. .resource = iic_resources,
  203. };
  204. static struct platform_device *sh7723_devices[] __initdata = {
  205. &sci_device,
  206. &rtc_device,
  207. &iic_device,
  208. &sh7723_usb_host_device,
  209. &vpu_device,
  210. &veu0_device,
  211. &veu1_device,
  212. };
  213. static int __init sh7723_devices_setup(void)
  214. {
  215. clk_always_enable("mstp031"); /* TLB */
  216. clk_always_enable("mstp030"); /* IC */
  217. clk_always_enable("mstp029"); /* OC */
  218. clk_always_enable("mstp024"); /* FPU */
  219. clk_always_enable("mstp022"); /* INTC */
  220. clk_always_enable("mstp020"); /* SuperHyway */
  221. clk_always_enable("mstp000"); /* MERAM */
  222. clk_always_enable("mstp109"); /* I2C */
  223. clk_always_enable("mstp108"); /* RTC */
  224. clk_always_enable("mstp211"); /* USB */
  225. clk_always_enable("mstp206"); /* VEU2H1 */
  226. clk_always_enable("mstp202"); /* VEU2H0 */
  227. clk_always_enable("mstp201"); /* VPU */
  228. platform_resource_setup_memory(&vpu_device, "vpu", 2 << 20);
  229. platform_resource_setup_memory(&veu0_device, "veu0", 2 << 20);
  230. platform_resource_setup_memory(&veu1_device, "veu1", 2 << 20);
  231. return platform_add_devices(sh7723_devices,
  232. ARRAY_SIZE(sh7723_devices));
  233. }
  234. __initcall(sh7723_devices_setup);
  235. enum {
  236. UNUSED=0,
  237. /* interrupt sources */
  238. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  239. HUDI,
  240. DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3,
  241. _2DG_TRI,_2DG_INI,_2DG_CEI,
  242. DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3,
  243. VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI,
  244. SCIFA_SCIFA0,
  245. VPU_VPUI,
  246. TPU_TPUI,
  247. ADC_ADI,
  248. USB_USI0,
  249. RTC_ATI,RTC_PRI,RTC_CUI,
  250. DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR,
  251. DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR,
  252. KEYSC_KEYI,
  253. SCIF_SCIF0,SCIF_SCIF1,SCIF_SCIF2,
  254. MSIOF_MSIOFI0,MSIOF_MSIOFI1,
  255. SCIFA_SCIFA1,
  256. FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I,
  257. I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI,
  258. SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2,
  259. CMT_CMTI,
  260. TSIF_TSIFI,
  261. SIU_SIUI,
  262. SCIFA_SCIFA2,
  263. TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2,
  264. IRDA_IRDAI,
  265. ATAPI_ATAPII,
  266. SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2,
  267. VEU2H1_VEU2HI,
  268. LCDC_LCDCI,
  269. TMU1_TUNI0,TMU1_TUNI1,TMU1_TUNI2,
  270. /* interrupt groups */
  271. DMAC1A, DMAC0A, VIO, DMAC0B, FLCTL, I2C, _2DG,
  272. SDHI1, RTC, DMAC1B, SDHI0,
  273. };
  274. static struct intc_vect vectors[] __initdata = {
  275. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  276. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  277. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  278. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  279. INTC_VECT(DMAC1A_DEI0,0x700),
  280. INTC_VECT(DMAC1A_DEI1,0x720),
  281. INTC_VECT(DMAC1A_DEI2,0x740),
  282. INTC_VECT(DMAC1A_DEI3,0x760),
  283. INTC_VECT(_2DG_TRI, 0x780),
  284. INTC_VECT(_2DG_INI, 0x7A0),
  285. INTC_VECT(_2DG_CEI, 0x7C0),
  286. INTC_VECT(DMAC0A_DEI0,0x800),
  287. INTC_VECT(DMAC0A_DEI1,0x820),
  288. INTC_VECT(DMAC0A_DEI2,0x840),
  289. INTC_VECT(DMAC0A_DEI3,0x860),
  290. INTC_VECT(VIO_CEUI,0x880),
  291. INTC_VECT(VIO_BEUI,0x8A0),
  292. INTC_VECT(VIO_VEU2HI,0x8C0),
  293. INTC_VECT(VIO_VOUI,0x8E0),
  294. INTC_VECT(SCIFA_SCIFA0,0x900),
  295. INTC_VECT(VPU_VPUI,0x980),
  296. INTC_VECT(TPU_TPUI,0x9A0),
  297. INTC_VECT(ADC_ADI,0x9E0),
  298. INTC_VECT(USB_USI0,0xA20),
  299. INTC_VECT(RTC_ATI,0xA80),
  300. INTC_VECT(RTC_PRI,0xAA0),
  301. INTC_VECT(RTC_CUI,0xAC0),
  302. INTC_VECT(DMAC1B_DEI4,0xB00),
  303. INTC_VECT(DMAC1B_DEI5,0xB20),
  304. INTC_VECT(DMAC1B_DADERR,0xB40),
  305. INTC_VECT(DMAC0B_DEI4,0xB80),
  306. INTC_VECT(DMAC0B_DEI5,0xBA0),
  307. INTC_VECT(DMAC0B_DADERR,0xBC0),
  308. INTC_VECT(KEYSC_KEYI,0xBE0),
  309. INTC_VECT(SCIF_SCIF0,0xC00),
  310. INTC_VECT(SCIF_SCIF1,0xC20),
  311. INTC_VECT(SCIF_SCIF2,0xC40),
  312. INTC_VECT(MSIOF_MSIOFI0,0xC80),
  313. INTC_VECT(MSIOF_MSIOFI1,0xCA0),
  314. INTC_VECT(SCIFA_SCIFA1,0xD00),
  315. INTC_VECT(FLCTL_FLSTEI,0xD80),
  316. INTC_VECT(FLCTL_FLTENDI,0xDA0),
  317. INTC_VECT(FLCTL_FLTREQ0I,0xDC0),
  318. INTC_VECT(FLCTL_FLTREQ1I,0xDE0),
  319. INTC_VECT(I2C_ALI,0xE00),
  320. INTC_VECT(I2C_TACKI,0xE20),
  321. INTC_VECT(I2C_WAITI,0xE40),
  322. INTC_VECT(I2C_DTEI,0xE60),
  323. INTC_VECT(SDHI0_SDHII0,0xE80),
  324. INTC_VECT(SDHI0_SDHII1,0xEA0),
  325. INTC_VECT(SDHI0_SDHII2,0xEC0),
  326. INTC_VECT(CMT_CMTI,0xF00),
  327. INTC_VECT(TSIF_TSIFI,0xF20),
  328. INTC_VECT(SIU_SIUI,0xF80),
  329. INTC_VECT(SCIFA_SCIFA2,0xFA0),
  330. INTC_VECT(TMU0_TUNI0,0x400),
  331. INTC_VECT(TMU0_TUNI1,0x420),
  332. INTC_VECT(TMU0_TUNI2,0x440),
  333. INTC_VECT(IRDA_IRDAI,0x480),
  334. INTC_VECT(ATAPI_ATAPII,0x4A0),
  335. INTC_VECT(SDHI1_SDHII0,0x4E0),
  336. INTC_VECT(SDHI1_SDHII1,0x500),
  337. INTC_VECT(SDHI1_SDHII2,0x520),
  338. INTC_VECT(VEU2H1_VEU2HI,0x560),
  339. INTC_VECT(LCDC_LCDCI,0x580),
  340. INTC_VECT(TMU1_TUNI0,0x920),
  341. INTC_VECT(TMU1_TUNI1,0x940),
  342. INTC_VECT(TMU1_TUNI2,0x960),
  343. };
  344. static struct intc_group groups[] __initdata = {
  345. INTC_GROUP(DMAC1A,DMAC1A_DEI0,DMAC1A_DEI1,DMAC1A_DEI2,DMAC1A_DEI3),
  346. INTC_GROUP(DMAC0A,DMAC0A_DEI0,DMAC0A_DEI1,DMAC0A_DEI2,DMAC0A_DEI3),
  347. INTC_GROUP(VIO, VIO_CEUI,VIO_BEUI,VIO_VEU2HI,VIO_VOUI),
  348. INTC_GROUP(DMAC0B, DMAC0B_DEI4,DMAC0B_DEI5,DMAC0B_DADERR),
  349. INTC_GROUP(FLCTL,FLCTL_FLSTEI,FLCTL_FLTENDI,FLCTL_FLTREQ0I,FLCTL_FLTREQ1I),
  350. INTC_GROUP(I2C,I2C_ALI,I2C_TACKI,I2C_WAITI,I2C_DTEI),
  351. INTC_GROUP(_2DG, _2DG_TRI,_2DG_INI,_2DG_CEI),
  352. INTC_GROUP(SDHI1, SDHI1_SDHII0,SDHI1_SDHII1,SDHI1_SDHII2),
  353. INTC_GROUP(RTC, RTC_ATI,RTC_PRI,RTC_CUI),
  354. INTC_GROUP(DMAC1B, DMAC1B_DEI4,DMAC1B_DEI5,DMAC1B_DADERR),
  355. INTC_GROUP(SDHI0,SDHI0_SDHII0,SDHI0_SDHII1,SDHI0_SDHII2),
  356. };
  357. static struct intc_mask_reg mask_registers[] __initdata = {
  358. { 0xa4080080, 0xa40800c0, 8, /* IMR0 / IMCR0 */
  359. { 0, TMU1_TUNI2,TMU1_TUNI1,TMU1_TUNI0,0,SDHI1_SDHII2,SDHI1_SDHII1,SDHI1_SDHII0} },
  360. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  361. { VIO_VOUI, VIO_VEU2HI,VIO_BEUI,VIO_CEUI,DMAC0A_DEI3,DMAC0A_DEI2,DMAC0A_DEI1,DMAC0A_DEI0 } },
  362. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  363. { 0, 0, 0, VPU_VPUI,0,0,0,SCIFA_SCIFA0 } },
  364. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  365. { DMAC1A_DEI3,DMAC1A_DEI2,DMAC1A_DEI1,DMAC1A_DEI0,0,0,0,IRDA_IRDAI } },
  366. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  367. { 0,TMU0_TUNI2,TMU0_TUNI1,TMU0_TUNI0,VEU2H1_VEU2HI,0,0,LCDC_LCDCI } },
  368. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  369. { KEYSC_KEYI,DMAC0B_DADERR,DMAC0B_DEI5,DMAC0B_DEI4,0,SCIF_SCIF2,SCIF_SCIF1,SCIF_SCIF0 } },
  370. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  371. { 0,0,0,SCIFA_SCIFA1,ADC_ADI,0,MSIOF_MSIOFI1,MSIOF_MSIOFI0 } },
  372. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  373. { I2C_DTEI, I2C_WAITI, I2C_TACKI, I2C_ALI,
  374. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLTENDI, FLCTL_FLSTEI } },
  375. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  376. { 0,SDHI0_SDHII2,SDHI0_SDHII1,SDHI0_SDHII0,0,0,SCIFA_SCIFA2,SIU_SIUI } },
  377. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  378. { 0, 0, 0, CMT_CMTI, 0, 0, USB_USI0,0 } },
  379. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  380. { 0, DMAC1B_DADERR,DMAC1B_DEI5,DMAC1B_DEI4,0,RTC_ATI,RTC_PRI,RTC_CUI } },
  381. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  382. { 0,_2DG_CEI,_2DG_INI,_2DG_TRI,0,TPU_TPUI,0,TSIF_TSIFI } },
  383. { 0xa40800b0, 0xa40800f0, 8, /* IMR12 / IMCR12 */
  384. { 0,0,0,0,0,0,0,ATAPI_ATAPII } },
  385. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  386. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  387. };
  388. static struct intc_prio_reg prio_registers[] __initdata = {
  389. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0_TUNI0, TMU0_TUNI1, TMU0_TUNI2, IRDA_IRDAI } },
  390. { 0xa4080004, 0, 16, 4, /* IPRB */ { VEU2H1_VEU2HI, LCDC_LCDCI, DMAC1A, 0} },
  391. { 0xa4080008, 0, 16, 4, /* IPRC */ { TMU1_TUNI0, TMU1_TUNI1, TMU1_TUNI2, 0} },
  392. { 0xa408000c, 0, 16, 4, /* IPRD */ { } },
  393. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0A, VIO, SCIFA_SCIFA0, VPU_VPUI } },
  394. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC_KEYI, DMAC0B, USB_USI0, CMT_CMTI } },
  395. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF_SCIF0, SCIF_SCIF1, SCIF_SCIF2,0 } },
  396. { 0xa408001c, 0, 16, 4, /* IPRH */ { MSIOF_MSIOFI0,MSIOF_MSIOFI1, FLCTL, I2C } },
  397. { 0xa4080020, 0, 16, 4, /* IPRI */ { SCIFA_SCIFA1,0,TSIF_TSIFI,_2DG } },
  398. { 0xa4080024, 0, 16, 4, /* IPRJ */ { ADC_ADI,0,SIU_SIUI,SDHI1 } },
  399. { 0xa4080028, 0, 16, 4, /* IPRK */ { RTC,DMAC1B,0,SDHI0 } },
  400. { 0xa408002c, 0, 16, 4, /* IPRL */ { SCIFA_SCIFA2,0,TPU_TPUI,ATAPI_ATAPII } },
  401. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  402. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  403. };
  404. static struct intc_sense_reg sense_registers[] __initdata = {
  405. { 0xa414001c, 16, 2, /* ICR1 */
  406. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  407. };
  408. static struct intc_mask_reg ack_registers[] __initdata = {
  409. { 0xa4140024, 0, 8, /* INTREQ00 */
  410. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  411. };
  412. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7723", vectors, groups,
  413. mask_registers, prio_registers, sense_registers,
  414. ack_registers);
  415. void __init plat_irq_setup(void)
  416. {
  417. register_intc_controller(&intc_desc);
  418. }