setup-sh7343.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * SH7343 Setup
  3. *
  4. * Copyright (C) 2006 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. #include <linux/uio_driver.h>
  15. #include <asm/clock.h>
  16. static struct resource iic0_resources[] = {
  17. [0] = {
  18. .name = "IIC0",
  19. .start = 0x04470000,
  20. .end = 0x04470017,
  21. .flags = IORESOURCE_MEM,
  22. },
  23. [1] = {
  24. .start = 96,
  25. .end = 99,
  26. .flags = IORESOURCE_IRQ,
  27. },
  28. };
  29. static struct platform_device iic0_device = {
  30. .name = "i2c-sh_mobile",
  31. .num_resources = ARRAY_SIZE(iic0_resources),
  32. .resource = iic0_resources,
  33. };
  34. static struct resource iic1_resources[] = {
  35. [0] = {
  36. .name = "IIC1",
  37. .start = 0x04750000,
  38. .end = 0x04750017,
  39. .flags = IORESOURCE_MEM,
  40. },
  41. [1] = {
  42. .start = 44,
  43. .end = 47,
  44. .flags = IORESOURCE_IRQ,
  45. },
  46. };
  47. static struct platform_device iic1_device = {
  48. .name = "i2c-sh_mobile",
  49. .num_resources = ARRAY_SIZE(iic1_resources),
  50. .resource = iic1_resources,
  51. };
  52. static struct uio_info vpu_platform_data = {
  53. .name = "VPU4",
  54. .version = "0",
  55. .irq = 60,
  56. };
  57. static struct resource vpu_resources[] = {
  58. [0] = {
  59. .name = "VPU",
  60. .start = 0xfe900000,
  61. .end = 0xfe9022eb,
  62. .flags = IORESOURCE_MEM,
  63. },
  64. [1] = {
  65. /* place holder for contiguous memory */
  66. },
  67. };
  68. static struct platform_device vpu_device = {
  69. .name = "uio_pdrv_genirq",
  70. .id = 0,
  71. .dev = {
  72. .platform_data = &vpu_platform_data,
  73. },
  74. .resource = vpu_resources,
  75. .num_resources = ARRAY_SIZE(vpu_resources),
  76. };
  77. static struct uio_info veu_platform_data = {
  78. .name = "VEU",
  79. .version = "0",
  80. .irq = 54,
  81. };
  82. static struct resource veu_resources[] = {
  83. [0] = {
  84. .name = "VEU",
  85. .start = 0xfe920000,
  86. .end = 0xfe9200b7,
  87. .flags = IORESOURCE_MEM,
  88. },
  89. [1] = {
  90. /* place holder for contiguous memory */
  91. },
  92. };
  93. static struct platform_device veu_device = {
  94. .name = "uio_pdrv_genirq",
  95. .id = 1,
  96. .dev = {
  97. .platform_data = &veu_platform_data,
  98. },
  99. .resource = veu_resources,
  100. .num_resources = ARRAY_SIZE(veu_resources),
  101. };
  102. static struct plat_sci_port sci_platform_data[] = {
  103. {
  104. .mapbase = 0xffe00000,
  105. .flags = UPF_BOOT_AUTOCONF,
  106. .type = PORT_SCIF,
  107. .irqs = { 80, 81, 83, 82 },
  108. }, {
  109. .flags = 0,
  110. }
  111. };
  112. static struct platform_device sci_device = {
  113. .name = "sh-sci",
  114. .id = -1,
  115. .dev = {
  116. .platform_data = sci_platform_data,
  117. },
  118. };
  119. static struct platform_device *sh7343_devices[] __initdata = {
  120. &iic0_device,
  121. &iic1_device,
  122. &sci_device,
  123. &vpu_device,
  124. &veu_device,
  125. };
  126. static int __init sh7343_devices_setup(void)
  127. {
  128. clk_always_enable("mstp031"); /* TLB */
  129. clk_always_enable("mstp030"); /* IC */
  130. clk_always_enable("mstp029"); /* OC */
  131. clk_always_enable("mstp028"); /* URAM */
  132. clk_always_enable("mstp026"); /* XYMEM */
  133. clk_always_enable("mstp023"); /* INTC3 */
  134. clk_always_enable("mstp022"); /* INTC */
  135. clk_always_enable("mstp020"); /* SuperHyway */
  136. clk_always_enable("mstp109"); /* I2C0 */
  137. clk_always_enable("mstp108"); /* I2C1 */
  138. clk_always_enable("mstp202"); /* VEU */
  139. clk_always_enable("mstp201"); /* VPU */
  140. platform_resource_setup_memory(&vpu_device, "vpu", 1 << 20);
  141. platform_resource_setup_memory(&veu_device, "veu", 2 << 20);
  142. return platform_add_devices(sh7343_devices,
  143. ARRAY_SIZE(sh7343_devices));
  144. }
  145. __initcall(sh7343_devices_setup);
  146. enum {
  147. UNUSED = 0,
  148. /* interrupt sources */
  149. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  150. DMAC0, DMAC1, DMAC2, DMAC3,
  151. VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU,
  152. MFI, VPU, TPU, Z3D4, USBI0, USBI1,
  153. MMC_ERR, MMC_TRAN, MMC_FSTAT, MMC_FRDY,
  154. DMAC4, DMAC5, DMAC_DADERR,
  155. KEYSC,
  156. SCIF, SCIF1, SCIF2, SCIF3, SCIF4,
  157. SIOF0, SIOF1, SIO,
  158. FLCTL_FLSTEI, FLCTL_FLENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  159. I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI,
  160. I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI,
  161. SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI,
  162. IRDA,
  163. SDHI0, SDHI1, SDHI2, SDHI3,
  164. CMT, TSIF, SIU,
  165. TMU0, TMU1, TMU2,
  166. JPU, LCDC,
  167. /* interrupt groups */
  168. DMAC0123, VIOVOU, MMC, DMAC45, FLCTL, I2C0, I2C1, SIM, SDHI, USB,
  169. };
  170. static struct intc_vect vectors[] __initdata = {
  171. INTC_VECT(IRQ0, 0x600), INTC_VECT(IRQ1, 0x620),
  172. INTC_VECT(IRQ2, 0x640), INTC_VECT(IRQ3, 0x660),
  173. INTC_VECT(IRQ4, 0x680), INTC_VECT(IRQ5, 0x6a0),
  174. INTC_VECT(IRQ6, 0x6c0), INTC_VECT(IRQ7, 0x6e0),
  175. INTC_VECT(I2C1_ALI, 0x780), INTC_VECT(I2C1_TACKI, 0x7a0),
  176. INTC_VECT(I2C1_WAITI, 0x7c0), INTC_VECT(I2C1_DTEI, 0x7e0),
  177. INTC_VECT(DMAC0, 0x800), INTC_VECT(DMAC1, 0x820),
  178. INTC_VECT(DMAC2, 0x840), INTC_VECT(DMAC3, 0x860),
  179. INTC_VECT(VIO_CEUI, 0x880), INTC_VECT(VIO_BEUI, 0x8a0),
  180. INTC_VECT(VIO_VEUI, 0x8c0), INTC_VECT(VOU, 0x8e0),
  181. INTC_VECT(MFI, 0x900), INTC_VECT(VPU, 0x980),
  182. INTC_VECT(TPU, 0x9a0), INTC_VECT(Z3D4, 0x9e0),
  183. INTC_VECT(USBI0, 0xa20), INTC_VECT(USBI1, 0xa40),
  184. INTC_VECT(MMC_ERR, 0xb00), INTC_VECT(MMC_TRAN, 0xb20),
  185. INTC_VECT(MMC_FSTAT, 0xb40), INTC_VECT(MMC_FRDY, 0xb60),
  186. INTC_VECT(DMAC4, 0xb80), INTC_VECT(DMAC5, 0xba0),
  187. INTC_VECT(DMAC_DADERR, 0xbc0), INTC_VECT(KEYSC, 0xbe0),
  188. INTC_VECT(SCIF, 0xc00), INTC_VECT(SCIF1, 0xc20),
  189. INTC_VECT(SCIF2, 0xc40), INTC_VECT(SCIF3, 0xc60),
  190. INTC_VECT(SIOF0, 0xc80), INTC_VECT(SIOF1, 0xca0),
  191. INTC_VECT(SIO, 0xd00),
  192. INTC_VECT(FLCTL_FLSTEI, 0xd80), INTC_VECT(FLCTL_FLENDI, 0xda0),
  193. INTC_VECT(FLCTL_FLTREQ0I, 0xdc0), INTC_VECT(FLCTL_FLTREQ1I, 0xde0),
  194. INTC_VECT(I2C0_ALI, 0xe00), INTC_VECT(I2C0_TACKI, 0xe20),
  195. INTC_VECT(I2C0_WAITI, 0xe40), INTC_VECT(I2C0_DTEI, 0xe60),
  196. INTC_VECT(SDHI0, 0xe80), INTC_VECT(SDHI1, 0xea0),
  197. INTC_VECT(SDHI2, 0xec0), INTC_VECT(SDHI3, 0xee0),
  198. INTC_VECT(CMT, 0xf00), INTC_VECT(TSIF, 0xf20),
  199. INTC_VECT(SIU, 0xf80),
  200. INTC_VECT(TMU0, 0x400), INTC_VECT(TMU1, 0x420),
  201. INTC_VECT(TMU2, 0x440),
  202. INTC_VECT(JPU, 0x560), INTC_VECT(LCDC, 0x580),
  203. };
  204. static struct intc_group groups[] __initdata = {
  205. INTC_GROUP(DMAC0123, DMAC0, DMAC1, DMAC2, DMAC3),
  206. INTC_GROUP(VIOVOU, VIO_CEUI, VIO_BEUI, VIO_VEUI, VOU),
  207. INTC_GROUP(MMC, MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR),
  208. INTC_GROUP(DMAC45, DMAC4, DMAC5, DMAC_DADERR),
  209. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLENDI,
  210. FLCTL_FLTREQ0I, FLCTL_FLTREQ1I),
  211. INTC_GROUP(I2C0, I2C0_ALI, I2C0_TACKI, I2C0_WAITI, I2C0_DTEI),
  212. INTC_GROUP(I2C1, I2C1_ALI, I2C1_TACKI, I2C1_WAITI, I2C1_DTEI),
  213. INTC_GROUP(SIM, SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI),
  214. INTC_GROUP(SDHI, SDHI0, SDHI1, SDHI2, SDHI3),
  215. INTC_GROUP(USB, USBI0, USBI1),
  216. };
  217. static struct intc_mask_reg mask_registers[] __initdata = {
  218. { 0xa4080084, 0xa40800c4, 8, /* IMR1 / IMCR1 */
  219. { VOU, VIO_VEUI, VIO_BEUI, VIO_CEUI, DMAC3, DMAC2, DMAC1, DMAC0 } },
  220. { 0xa4080088, 0xa40800c8, 8, /* IMR2 / IMCR2 */
  221. { 0, 0, 0, VPU, 0, 0, 0, MFI } },
  222. { 0xa408008c, 0xa40800cc, 8, /* IMR3 / IMCR3 */
  223. { SIM_TEI, SIM_TXI, SIM_RXI, SIM_ERI, 0, 0, 0, IRDA } },
  224. { 0xa4080090, 0xa40800d0, 8, /* IMR4 / IMCR4 */
  225. { 0, TMU2, TMU1, TMU0, JPU, 0, 0, LCDC } },
  226. { 0xa4080094, 0xa40800d4, 8, /* IMR5 / IMCR5 */
  227. { KEYSC, DMAC_DADERR, DMAC5, DMAC4, SCIF3, SCIF2, SCIF1, SCIF } },
  228. { 0xa4080098, 0xa40800d8, 8, /* IMR6 / IMCR6 */
  229. { 0, 0, 0, SIO, Z3D4, 0, SIOF1, SIOF0 } },
  230. { 0xa408009c, 0xa40800dc, 8, /* IMR7 / IMCR7 */
  231. { I2C0_DTEI, I2C0_WAITI, I2C0_TACKI, I2C0_ALI,
  232. FLCTL_FLTREQ1I, FLCTL_FLTREQ0I, FLCTL_FLENDI, FLCTL_FLSTEI } },
  233. { 0xa40800a0, 0xa40800e0, 8, /* IMR8 / IMCR8 */
  234. { SDHI3, SDHI2, SDHI1, SDHI0, 0, 0, 0, SIU } },
  235. { 0xa40800a4, 0xa40800e4, 8, /* IMR9 / IMCR9 */
  236. { 0, 0, 0, CMT, 0, USBI1, USBI0 } },
  237. { 0xa40800a8, 0xa40800e8, 8, /* IMR10 / IMCR10 */
  238. { MMC_FRDY, MMC_FSTAT, MMC_TRAN, MMC_ERR } },
  239. { 0xa40800ac, 0xa40800ec, 8, /* IMR11 / IMCR11 */
  240. { I2C1_DTEI, I2C1_WAITI, I2C1_TACKI, I2C1_ALI, TPU, 0, 0, TSIF } },
  241. { 0xa4140044, 0xa4140064, 8, /* INTMSK00 / INTMSKCLR00 */
  242. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  243. };
  244. static struct intc_prio_reg prio_registers[] __initdata = {
  245. { 0xa4080000, 0, 16, 4, /* IPRA */ { TMU0, TMU1, TMU2 } },
  246. { 0xa4080004, 0, 16, 4, /* IPRB */ { JPU, LCDC, SIM } },
  247. { 0xa4080010, 0, 16, 4, /* IPRE */ { DMAC0123, VIOVOU, MFI, VPU } },
  248. { 0xa4080014, 0, 16, 4, /* IPRF */ { KEYSC, DMAC45, USB, CMT } },
  249. { 0xa4080018, 0, 16, 4, /* IPRG */ { SCIF, SCIF1, SCIF2, SCIF3 } },
  250. { 0xa408001c, 0, 16, 4, /* IPRH */ { SIOF0, SIOF1, FLCTL, I2C0 } },
  251. { 0xa4080020, 0, 16, 4, /* IPRI */ { SIO, 0, TSIF, I2C1 } },
  252. { 0xa4080024, 0, 16, 4, /* IPRJ */ { Z3D4, 0, SIU } },
  253. { 0xa4080028, 0, 16, 4, /* IPRK */ { 0, MMC, 0, SDHI } },
  254. { 0xa408002c, 0, 16, 4, /* IPRL */ { 0, 0, TPU } },
  255. { 0xa4140010, 0, 32, 4, /* INTPRI00 */
  256. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  257. };
  258. static struct intc_sense_reg sense_registers[] __initdata = {
  259. { 0xa414001c, 16, 2, /* ICR1 */
  260. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  261. };
  262. static struct intc_mask_reg ack_registers[] __initdata = {
  263. { 0xa4140024, 0, 8, /* INTREQ00 */
  264. { IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7 } },
  265. };
  266. static DECLARE_INTC_DESC_ACK(intc_desc, "sh7343", vectors, groups,
  267. mask_registers, prio_registers, sense_registers,
  268. ack_registers);
  269. void __init plat_irq_setup(void)
  270. {
  271. register_intc_controller(&intc_desc);
  272. }