probe.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * arch/sh/kernel/cpu/sh4/probe.c
  3. *
  4. * CPU Subtype Probing for SH-4.
  5. *
  6. * Copyright (C) 2001 - 2007 Paul Mundt
  7. * Copyright (C) 2003 Richard Curnow
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/io.h>
  15. #include <asm/processor.h>
  16. #include <asm/cache.h>
  17. int __init detect_cpu_and_cache_system(void)
  18. {
  19. unsigned long pvr, prr, cvr;
  20. unsigned long size;
  21. static unsigned long sizes[16] = {
  22. [1] = (1 << 12),
  23. [2] = (1 << 13),
  24. [4] = (1 << 14),
  25. [8] = (1 << 15),
  26. [9] = (1 << 16)
  27. };
  28. pvr = (ctrl_inl(CCN_PVR) >> 8) & 0xffffff;
  29. prr = (ctrl_inl(CCN_PRR) >> 4) & 0xff;
  30. cvr = (ctrl_inl(CCN_CVR));
  31. /*
  32. * Setup some sane SH-4 defaults for the icache
  33. */
  34. boot_cpu_data.icache.way_incr = (1 << 13);
  35. boot_cpu_data.icache.entry_shift = 5;
  36. boot_cpu_data.icache.sets = 256;
  37. boot_cpu_data.icache.ways = 1;
  38. boot_cpu_data.icache.linesz = L1_CACHE_BYTES;
  39. /*
  40. * And again for the dcache ..
  41. */
  42. boot_cpu_data.dcache.way_incr = (1 << 14);
  43. boot_cpu_data.dcache.entry_shift = 5;
  44. boot_cpu_data.dcache.sets = 512;
  45. boot_cpu_data.dcache.ways = 1;
  46. boot_cpu_data.dcache.linesz = L1_CACHE_BYTES;
  47. /* We don't know the chip cut */
  48. boot_cpu_data.cut_major = boot_cpu_data.cut_minor = -1;
  49. /*
  50. * Setup some generic flags we can probe on SH-4A parts
  51. */
  52. if (((pvr >> 16) & 0xff) == 0x10) {
  53. if ((cvr & 0x10000000) == 0)
  54. boot_cpu_data.flags |= CPU_HAS_DSP;
  55. boot_cpu_data.flags |= CPU_HAS_LLSC;
  56. boot_cpu_data.cut_major = pvr & 0x7f;
  57. }
  58. /* FPU detection works for everyone */
  59. if ((cvr & 0x20000000) == 1)
  60. boot_cpu_data.flags |= CPU_HAS_FPU;
  61. /* Mask off the upper chip ID */
  62. pvr &= 0xffff;
  63. /*
  64. * Probe the underlying processor version/revision and
  65. * adjust cpu_data setup accordingly.
  66. */
  67. switch (pvr) {
  68. case 0x205:
  69. boot_cpu_data.type = CPU_SH7750;
  70. boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  71. CPU_HAS_PERF_COUNTER;
  72. break;
  73. case 0x206:
  74. boot_cpu_data.type = CPU_SH7750S;
  75. boot_cpu_data.flags |= CPU_HAS_P2_FLUSH_BUG | CPU_HAS_FPU |
  76. CPU_HAS_PERF_COUNTER;
  77. break;
  78. case 0x1100:
  79. boot_cpu_data.type = CPU_SH7751;
  80. boot_cpu_data.flags |= CPU_HAS_FPU;
  81. break;
  82. case 0x2001:
  83. case 0x2004:
  84. boot_cpu_data.type = CPU_SH7770;
  85. boot_cpu_data.icache.ways = 4;
  86. boot_cpu_data.dcache.ways = 4;
  87. boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_LLSC;
  88. break;
  89. case 0x2006:
  90. case 0x200A:
  91. if (prr == 0x61)
  92. boot_cpu_data.type = CPU_SH7781;
  93. else if (prr == 0xa1)
  94. boot_cpu_data.type = CPU_SH7763;
  95. else
  96. boot_cpu_data.type = CPU_SH7780;
  97. boot_cpu_data.icache.ways = 4;
  98. boot_cpu_data.dcache.ways = 4;
  99. boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  100. CPU_HAS_LLSC;
  101. break;
  102. case 0x3000:
  103. case 0x3003:
  104. case 0x3009:
  105. boot_cpu_data.type = CPU_SH7343;
  106. boot_cpu_data.icache.ways = 4;
  107. boot_cpu_data.dcache.ways = 4;
  108. boot_cpu_data.flags |= CPU_HAS_LLSC;
  109. break;
  110. case 0x3004:
  111. case 0x3007:
  112. boot_cpu_data.type = CPU_SH7785;
  113. boot_cpu_data.icache.ways = 4;
  114. boot_cpu_data.dcache.ways = 4;
  115. boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  116. CPU_HAS_LLSC;
  117. break;
  118. case 0x3008:
  119. boot_cpu_data.icache.ways = 4;
  120. boot_cpu_data.dcache.ways = 4;
  121. boot_cpu_data.flags |= CPU_HAS_LLSC;
  122. switch (prr) {
  123. case 0x50:
  124. case 0x51:
  125. boot_cpu_data.type = CPU_SH7723;
  126. boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_L2_CACHE;
  127. break;
  128. case 0x70:
  129. boot_cpu_data.type = CPU_SH7366;
  130. break;
  131. case 0xa0:
  132. case 0xa1:
  133. boot_cpu_data.type = CPU_SH7722;
  134. break;
  135. }
  136. break;
  137. case 0x4000: /* 1st cut */
  138. case 0x4001: /* 2nd cut */
  139. boot_cpu_data.type = CPU_SHX3;
  140. boot_cpu_data.icache.ways = 4;
  141. boot_cpu_data.dcache.ways = 4;
  142. boot_cpu_data.flags |= CPU_HAS_FPU | CPU_HAS_PERF_COUNTER |
  143. CPU_HAS_LLSC;
  144. break;
  145. case 0x700:
  146. boot_cpu_data.type = CPU_SH4_501;
  147. boot_cpu_data.icache.ways = 2;
  148. boot_cpu_data.dcache.ways = 2;
  149. break;
  150. case 0x600:
  151. boot_cpu_data.type = CPU_SH4_202;
  152. boot_cpu_data.icache.ways = 2;
  153. boot_cpu_data.dcache.ways = 2;
  154. boot_cpu_data.flags |= CPU_HAS_FPU;
  155. break;
  156. case 0x500 ... 0x501:
  157. switch (prr) {
  158. case 0x10:
  159. boot_cpu_data.type = CPU_SH7750R;
  160. break;
  161. case 0x11:
  162. boot_cpu_data.type = CPU_SH7751R;
  163. break;
  164. case 0x50 ... 0x5f:
  165. boot_cpu_data.type = CPU_SH7760;
  166. break;
  167. }
  168. boot_cpu_data.icache.ways = 2;
  169. boot_cpu_data.dcache.ways = 2;
  170. boot_cpu_data.flags |= CPU_HAS_FPU;
  171. break;
  172. default:
  173. boot_cpu_data.type = CPU_SH_NONE;
  174. break;
  175. }
  176. #ifdef CONFIG_SH_DIRECT_MAPPED
  177. boot_cpu_data.icache.ways = 1;
  178. boot_cpu_data.dcache.ways = 1;
  179. #endif
  180. #ifdef CONFIG_CPU_HAS_PTEA
  181. boot_cpu_data.flags |= CPU_HAS_PTEA;
  182. #endif
  183. /*
  184. * On anything that's not a direct-mapped cache, look to the CVR
  185. * for I/D-cache specifics.
  186. */
  187. if (boot_cpu_data.icache.ways > 1) {
  188. size = sizes[(cvr >> 20) & 0xf];
  189. boot_cpu_data.icache.way_incr = (size >> 1);
  190. boot_cpu_data.icache.sets = (size >> 6);
  191. }
  192. /* And the rest of the D-cache */
  193. if (boot_cpu_data.dcache.ways > 1) {
  194. size = sizes[(cvr >> 16) & 0xf];
  195. boot_cpu_data.dcache.way_incr = (size >> 1);
  196. boot_cpu_data.dcache.sets = (size >> 6);
  197. }
  198. /*
  199. * Setup the L2 cache desc
  200. *
  201. * SH-4A's have an optional PIPT L2.
  202. */
  203. if (boot_cpu_data.flags & CPU_HAS_L2_CACHE) {
  204. /* Bug if we can't decode the L2 info */
  205. BUG_ON(!(cvr & 0xf));
  206. /* Silicon and specifications have clearly never met.. */
  207. cvr ^= 0xf;
  208. /*
  209. * Size calculation is much more sensible
  210. * than it is for the L1.
  211. *
  212. * Sizes are 128KB, 258KB, 512KB, and 1MB.
  213. */
  214. size = (cvr & 0xf) << 17;
  215. BUG_ON(!size);
  216. boot_cpu_data.scache.way_incr = (1 << 16);
  217. boot_cpu_data.scache.entry_shift = 5;
  218. boot_cpu_data.scache.ways = 4;
  219. boot_cpu_data.scache.linesz = L1_CACHE_BYTES;
  220. boot_cpu_data.scache.entry_mask =
  221. (boot_cpu_data.scache.way_incr -
  222. boot_cpu_data.scache.linesz);
  223. boot_cpu_data.scache.sets = size /
  224. (boot_cpu_data.scache.linesz *
  225. boot_cpu_data.scache.ways);
  226. boot_cpu_data.scache.way_size =
  227. (boot_cpu_data.scache.sets *
  228. boot_cpu_data.scache.linesz);
  229. }
  230. return 0;
  231. }