setup-sh7203.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * SH7203 and SH7263 Setup
  3. *
  4. * Copyright (C) 2007 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. enum {
  15. UNUSED = 0,
  16. /* interrupt sources */
  17. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  18. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  19. DMAC0_DEI, DMAC0_HEI, DMAC1_DEI, DMAC1_HEI,
  20. DMAC2_DEI, DMAC2_HEI, DMAC3_DEI, DMAC3_HEI,
  21. DMAC4_DEI, DMAC4_HEI, DMAC5_DEI, DMAC5_HEI,
  22. DMAC6_DEI, DMAC6_HEI, DMAC7_DEI, DMAC7_HEI,
  23. USB, LCDC, CMT0, CMT1, BSC, WDT,
  24. MTU2_TGI0A, MTU2_TGI0B, MTU2_TGI0C, MTU2_TGI0D,
  25. MTU2_TCI0V, MTU2_TGI0E, MTU2_TGI0F,
  26. MTU2_TGI1A, MTU2_TGI1B, MTU2_TCI1V, MTU2_TCI1U,
  27. MTU2_TGI2A, MTU2_TGI2B, MTU2_TCI2V, MTU2_TCI2U,
  28. MTU2_TGI3A, MTU2_TGI3B, MTU2_TGI3C, MTU2_TGI3D, MTU2_TCI3V,
  29. MTU2_TGI4A, MTU2_TGI4B, MTU2_TGI4C, MTU2_TGI4D, MTU2_TCI4V,
  30. ADC_ADI,
  31. IIC30_STPI, IIC30_NAKI, IIC30_RXI, IIC30_TXI, IIC30_TEI,
  32. IIC31_STPI, IIC31_NAKI, IIC31_RXI, IIC31_TXI, IIC31_TEI,
  33. IIC32_STPI, IIC32_NAKI, IIC32_RXI, IIC32_TXI, IIC32_TEI,
  34. IIC33_STPI, IIC33_NAKI, IIC33_RXI, IIC33_TXI, IIC33_TEI,
  35. SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI,
  36. SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI,
  37. SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI,
  38. SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI,
  39. SSU0_SSERI, SSU0_SSRXI, SSU0_SSTXI,
  40. SSU1_SSERI, SSU1_SSRXI, SSU1_SSTXI,
  41. SSI0_SSII, SSI1_SSII, SSI2_SSII, SSI3_SSII,
  42. /* ROM-DEC, SDHI, SRC, and IEB are SH7263 specific */
  43. ROMDEC_ISY, ROMDEC_IERR, ROMDEC_IARG, ROMDEC_ISEC, ROMDEC_IBUF,
  44. ROMDEC_IREADY,
  45. FLCTL_FLSTEI, FLCTL_FLTENDI, FLCTL_FLTREQ0I, FLCTL_FLTREQ1I,
  46. SDHI3, SDHI0, SDHI1,
  47. RTC_ARM, RTC_PRD, RTC_CUP,
  48. RCAN0_ERS, RCAN0_OVR, RCAN0_RM0, RCAN0_RM1, RCAN0_SLE,
  49. RCAN1_ERS, RCAN1_OVR, RCAN1_RM0, RCAN1_RM1, RCAN1_SLE,
  50. SRC_OVF, SRC_ODFI, SRC_IDEI, IEBI,
  51. /* interrupt groups */
  52. PINT, DMAC0, DMAC1, DMAC2, DMAC3, DMAC4, DMAC5, DMAC6, DMAC7,
  53. MTU0_ABCD, MTU0_VEF, MTU1_AB, MTU1_VU, MTU2_AB, MTU2_VU,
  54. MTU3_ABCD, MTU4_ABCD,
  55. IIC30, IIC31, IIC32, IIC33, SCIF0, SCIF1, SCIF2, SCIF3,
  56. SSU0, SSU1, ROMDEC, SDHI, FLCTL, RTC, RCAN0, RCAN1, SRC
  57. };
  58. static struct intc_vect vectors[] __initdata = {
  59. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  60. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  61. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  62. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  63. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  64. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  65. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  66. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  67. INTC_IRQ(DMAC0_DEI, 108), INTC_IRQ(DMAC0_HEI, 109),
  68. INTC_IRQ(DMAC1_DEI, 112), INTC_IRQ(DMAC1_HEI, 113),
  69. INTC_IRQ(DMAC2_DEI, 116), INTC_IRQ(DMAC2_HEI, 117),
  70. INTC_IRQ(DMAC3_DEI, 120), INTC_IRQ(DMAC3_HEI, 121),
  71. INTC_IRQ(DMAC4_DEI, 124), INTC_IRQ(DMAC4_HEI, 125),
  72. INTC_IRQ(DMAC5_DEI, 128), INTC_IRQ(DMAC5_HEI, 129),
  73. INTC_IRQ(DMAC6_DEI, 132), INTC_IRQ(DMAC6_HEI, 133),
  74. INTC_IRQ(DMAC7_DEI, 136), INTC_IRQ(DMAC7_HEI, 137),
  75. INTC_IRQ(USB, 140), INTC_IRQ(LCDC, 141),
  76. INTC_IRQ(CMT0, 142), INTC_IRQ(CMT1, 143),
  77. INTC_IRQ(BSC, 144), INTC_IRQ(WDT, 145),
  78. INTC_IRQ(MTU2_TGI0A, 146), INTC_IRQ(MTU2_TGI0B, 147),
  79. INTC_IRQ(MTU2_TGI0C, 148), INTC_IRQ(MTU2_TGI0D, 149),
  80. INTC_IRQ(MTU2_TCI0V, 150),
  81. INTC_IRQ(MTU2_TGI0E, 151), INTC_IRQ(MTU2_TGI0F, 152),
  82. INTC_IRQ(MTU2_TGI1A, 153), INTC_IRQ(MTU2_TGI1B, 154),
  83. INTC_IRQ(MTU2_TCI1V, 155), INTC_IRQ(MTU2_TCI1U, 156),
  84. INTC_IRQ(MTU2_TGI2A, 157), INTC_IRQ(MTU2_TGI2B, 158),
  85. INTC_IRQ(MTU2_TCI2V, 159), INTC_IRQ(MTU2_TCI2U, 160),
  86. INTC_IRQ(MTU2_TGI3A, 161), INTC_IRQ(MTU2_TGI3B, 162),
  87. INTC_IRQ(MTU2_TGI3C, 163), INTC_IRQ(MTU2_TGI3D, 164),
  88. INTC_IRQ(MTU2_TCI3V, 165),
  89. INTC_IRQ(MTU2_TGI4A, 166), INTC_IRQ(MTU2_TGI4B, 167),
  90. INTC_IRQ(MTU2_TGI4C, 168), INTC_IRQ(MTU2_TGI4D, 169),
  91. INTC_IRQ(MTU2_TCI4V, 170),
  92. INTC_IRQ(ADC_ADI, 171),
  93. INTC_IRQ(IIC30_STPI, 172), INTC_IRQ(IIC30_NAKI, 173),
  94. INTC_IRQ(IIC30_RXI, 174), INTC_IRQ(IIC30_TXI, 175),
  95. INTC_IRQ(IIC30_TEI, 176),
  96. INTC_IRQ(IIC31_STPI, 177), INTC_IRQ(IIC31_NAKI, 178),
  97. INTC_IRQ(IIC31_RXI, 179), INTC_IRQ(IIC31_TXI, 180),
  98. INTC_IRQ(IIC31_TEI, 181),
  99. INTC_IRQ(IIC32_STPI, 182), INTC_IRQ(IIC32_NAKI, 183),
  100. INTC_IRQ(IIC32_RXI, 184), INTC_IRQ(IIC32_TXI, 185),
  101. INTC_IRQ(IIC32_TEI, 186),
  102. INTC_IRQ(IIC33_STPI, 187), INTC_IRQ(IIC33_NAKI, 188),
  103. INTC_IRQ(IIC33_RXI, 189), INTC_IRQ(IIC33_TXI, 190),
  104. INTC_IRQ(IIC33_TEI, 191),
  105. INTC_IRQ(SCIF0_BRI, 192), INTC_IRQ(SCIF0_ERI, 193),
  106. INTC_IRQ(SCIF0_RXI, 194), INTC_IRQ(SCIF0_TXI, 195),
  107. INTC_IRQ(SCIF1_BRI, 196), INTC_IRQ(SCIF1_ERI, 197),
  108. INTC_IRQ(SCIF1_RXI, 198), INTC_IRQ(SCIF1_TXI, 199),
  109. INTC_IRQ(SCIF2_BRI, 200), INTC_IRQ(SCIF2_ERI, 201),
  110. INTC_IRQ(SCIF2_RXI, 202), INTC_IRQ(SCIF2_TXI, 203),
  111. INTC_IRQ(SCIF3_BRI, 204), INTC_IRQ(SCIF3_ERI, 205),
  112. INTC_IRQ(SCIF3_RXI, 206), INTC_IRQ(SCIF3_TXI, 207),
  113. INTC_IRQ(SSU0_SSERI, 208), INTC_IRQ(SSU0_SSRXI, 209),
  114. INTC_IRQ(SSU0_SSTXI, 210),
  115. INTC_IRQ(SSU1_SSERI, 211), INTC_IRQ(SSU1_SSRXI, 212),
  116. INTC_IRQ(SSU1_SSTXI, 213),
  117. INTC_IRQ(SSI0_SSII, 214), INTC_IRQ(SSI1_SSII, 215),
  118. INTC_IRQ(SSI2_SSII, 216), INTC_IRQ(SSI3_SSII, 217),
  119. INTC_IRQ(FLCTL_FLSTEI, 224), INTC_IRQ(FLCTL_FLTENDI, 225),
  120. INTC_IRQ(FLCTL_FLTREQ0I, 226), INTC_IRQ(FLCTL_FLTREQ1I, 227),
  121. INTC_IRQ(RTC_ARM, 231), INTC_IRQ(RTC_PRD, 232),
  122. INTC_IRQ(RTC_CUP, 233),
  123. INTC_IRQ(RCAN0_ERS, 234), INTC_IRQ(RCAN0_OVR, 235),
  124. INTC_IRQ(RCAN0_RM0, 236), INTC_IRQ(RCAN0_RM1, 237),
  125. INTC_IRQ(RCAN0_SLE, 238),
  126. INTC_IRQ(RCAN1_ERS, 239), INTC_IRQ(RCAN1_OVR, 240),
  127. INTC_IRQ(RCAN1_RM0, 241), INTC_IRQ(RCAN1_RM1, 242),
  128. INTC_IRQ(RCAN1_SLE, 243),
  129. /* SH7263-specific trash */
  130. #ifdef CONFIG_CPU_SUBTYPE_SH7263
  131. INTC_IRQ(ROMDEC_ISY, 218), INTC_IRQ(ROMDEC_IERR, 219),
  132. INTC_IRQ(ROMDEC_IARG, 220), INTC_IRQ(ROMDEC_ISEC, 221),
  133. INTC_IRQ(ROMDEC_IBUF, 222), INTC_IRQ(ROMDEC_IREADY, 223),
  134. INTC_IRQ(SDHI3, 228), INTC_IRQ(SDHI0, 229), INTC_IRQ(SDHI1, 230),
  135. INTC_IRQ(SRC_OVF, 244), INTC_IRQ(SRC_ODFI, 245),
  136. INTC_IRQ(SRC_IDEI, 246),
  137. INTC_IRQ(IEBI, 247),
  138. #endif
  139. };
  140. static struct intc_group groups[] __initdata = {
  141. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  142. PINT4, PINT5, PINT6, PINT7),
  143. INTC_GROUP(DMAC0, DMAC0_DEI, DMAC0_HEI),
  144. INTC_GROUP(DMAC1, DMAC1_DEI, DMAC1_HEI),
  145. INTC_GROUP(DMAC2, DMAC2_DEI, DMAC2_HEI),
  146. INTC_GROUP(DMAC3, DMAC3_DEI, DMAC3_HEI),
  147. INTC_GROUP(DMAC4, DMAC4_DEI, DMAC4_HEI),
  148. INTC_GROUP(DMAC5, DMAC5_DEI, DMAC5_HEI),
  149. INTC_GROUP(DMAC6, DMAC6_DEI, DMAC6_HEI),
  150. INTC_GROUP(DMAC7, DMAC7_DEI, DMAC7_HEI),
  151. INTC_GROUP(MTU0_ABCD, MTU2_TGI0A, MTU2_TGI0B, MTU2_TGI0C, MTU2_TGI0D),
  152. INTC_GROUP(MTU0_VEF, MTU2_TCI0V, MTU2_TGI0E, MTU2_TGI0F),
  153. INTC_GROUP(MTU1_AB, MTU2_TGI1A, MTU2_TGI1B),
  154. INTC_GROUP(MTU1_VU, MTU2_TCI1V, MTU2_TCI1U),
  155. INTC_GROUP(MTU2_AB, MTU2_TGI2A, MTU2_TGI2B),
  156. INTC_GROUP(MTU2_VU, MTU2_TCI2V, MTU2_TCI2U),
  157. INTC_GROUP(MTU3_ABCD, MTU2_TGI3A, MTU2_TGI3B, MTU2_TGI3C, MTU2_TGI3D),
  158. INTC_GROUP(MTU4_ABCD, MTU2_TGI4A, MTU2_TGI4B, MTU2_TGI4C, MTU2_TGI4D),
  159. INTC_GROUP(IIC30, IIC30_STPI, IIC30_NAKI, IIC30_RXI, IIC30_TXI,
  160. IIC30_TEI),
  161. INTC_GROUP(IIC31, IIC31_STPI, IIC31_NAKI, IIC31_RXI, IIC31_TXI,
  162. IIC31_TEI),
  163. INTC_GROUP(IIC32, IIC32_STPI, IIC32_NAKI, IIC32_RXI, IIC32_TXI,
  164. IIC32_TEI),
  165. INTC_GROUP(IIC33, IIC33_STPI, IIC33_NAKI, IIC33_RXI, IIC33_TXI,
  166. IIC33_TEI),
  167. INTC_GROUP(SCIF0, SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI),
  168. INTC_GROUP(SCIF1, SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI),
  169. INTC_GROUP(SCIF2, SCIF2_BRI, SCIF2_ERI, SCIF2_RXI, SCIF2_TXI),
  170. INTC_GROUP(SCIF3, SCIF3_BRI, SCIF3_ERI, SCIF3_RXI, SCIF3_TXI),
  171. INTC_GROUP(SSU0, SSU0_SSERI, SSU0_SSRXI, SSU0_SSTXI),
  172. INTC_GROUP(SSU1, SSU1_SSERI, SSU1_SSRXI, SSU1_SSTXI),
  173. INTC_GROUP(FLCTL, FLCTL_FLSTEI, FLCTL_FLTENDI, FLCTL_FLTREQ0I,
  174. FLCTL_FLTREQ1I),
  175. INTC_GROUP(RTC, RTC_ARM, RTC_PRD, RTC_CUP),
  176. INTC_GROUP(RCAN0, RCAN0_ERS, RCAN0_OVR, RCAN0_RM0, RCAN0_RM1,
  177. RCAN0_SLE),
  178. INTC_GROUP(RCAN1, RCAN1_ERS, RCAN1_OVR, RCAN1_RM0, RCAN1_RM1,
  179. RCAN1_SLE),
  180. #ifdef CONFIG_CPU_SUBTYPE_SH7263
  181. INTC_GROUP(ROMDEC, ROMDEC_ISY, ROMDEC_IERR, ROMDEC_IARG,
  182. ROMDEC_ISEC, ROMDEC_IBUF, ROMDEC_IREADY),
  183. INTC_GROUP(SDHI, SDHI3, SDHI0, SDHI1),
  184. INTC_GROUP(SRC, SRC_OVF, SRC_ODFI, SRC_IDEI),
  185. #endif
  186. };
  187. static struct intc_prio_reg prio_registers[] __initdata = {
  188. { 0xfffe0818, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  189. { 0xfffe081a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  190. { 0xfffe0820, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  191. { 0xfffe0c00, 0, 16, 4, /* IPR06 */ { DMAC0, DMAC1, DMAC2, DMAC3 } },
  192. { 0xfffe0c02, 0, 16, 4, /* IPR07 */ { DMAC4, DMAC5, DMAC6, DMAC7 } },
  193. { 0xfffe0c04, 0, 16, 4, /* IPR08 */ { USB, LCDC, CMT0, CMT1 } },
  194. { 0xfffe0c06, 0, 16, 4, /* IPR09 */ { BSC, WDT, MTU0_ABCD, MTU0_VEF } },
  195. { 0xfffe0c08, 0, 16, 4, /* IPR10 */ { MTU1_AB, MTU1_VU, MTU2_AB,
  196. MTU2_VU } },
  197. { 0xfffe0c0a, 0, 16, 4, /* IPR11 */ { MTU3_ABCD, MTU2_TCI3V, MTU4_ABCD,
  198. MTU2_TCI4V } },
  199. { 0xfffe0c0c, 0, 16, 4, /* IPR12 */ { ADC_ADI, IIC30, IIC31, IIC32 } },
  200. { 0xfffe0c0e, 0, 16, 4, /* IPR13 */ { IIC33, SCIF0, SCIF1, SCIF2 } },
  201. { 0xfffe0c10, 0, 16, 4, /* IPR14 */ { SCIF3, SSU0, SSU1, SSI0_SSII } },
  202. #ifdef CONFIG_CPU_SUBTYPE_SH7203
  203. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { SSI1_SSII, SSI2_SSII,
  204. SSI3_SSII, 0 } },
  205. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { FLCTL, 0, RTC, RCAN0 } },
  206. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { RCAN1, 0, 0, 0 } },
  207. #else
  208. { 0xfffe0c12, 0, 16, 4, /* IPR15 */ { SSI1_SSII, SSI2_SSII,
  209. SSI3_SSII, ROMDEC } },
  210. { 0xfffe0c14, 0, 16, 4, /* IPR16 */ { FLCTL, SDHI, RTC, RCAN0 } },
  211. { 0xfffe0c16, 0, 16, 4, /* IPR17 */ { RCAN1, SRC, IEBI, 0 } },
  212. #endif
  213. };
  214. static struct intc_mask_reg mask_registers[] __initdata = {
  215. { 0xfffe0808, 0, 16, /* PINTER */
  216. { 0, 0, 0, 0, 0, 0, 0, 0,
  217. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  218. };
  219. static DECLARE_INTC_DESC(intc_desc, "sh7203", vectors, groups,
  220. mask_registers, prio_registers, NULL);
  221. static struct plat_sci_port sci_platform_data[] = {
  222. {
  223. .mapbase = 0xfffe8000,
  224. .flags = UPF_BOOT_AUTOCONF,
  225. .type = PORT_SCIF,
  226. .irqs = { 193, 194, 195, 192 },
  227. }, {
  228. .mapbase = 0xfffe8800,
  229. .flags = UPF_BOOT_AUTOCONF,
  230. .type = PORT_SCIF,
  231. .irqs = { 197, 198, 199, 196 },
  232. }, {
  233. .mapbase = 0xfffe9000,
  234. .flags = UPF_BOOT_AUTOCONF,
  235. .type = PORT_SCIF,
  236. .irqs = { 201, 202, 203, 200 },
  237. }, {
  238. .mapbase = 0xfffe9800,
  239. .flags = UPF_BOOT_AUTOCONF,
  240. .type = PORT_SCIF,
  241. .irqs = { 205, 206, 207, 204 },
  242. }, {
  243. .flags = 0,
  244. }
  245. };
  246. static struct platform_device sci_device = {
  247. .name = "sh-sci",
  248. .id = -1,
  249. .dev = {
  250. .platform_data = sci_platform_data,
  251. },
  252. };
  253. static struct resource rtc_resources[] = {
  254. [0] = {
  255. .start = 0xffff2000,
  256. .end = 0xffff2000 + 0x58 - 1,
  257. .flags = IORESOURCE_IO,
  258. },
  259. [1] = {
  260. /* Period IRQ */
  261. .start = 232,
  262. .flags = IORESOURCE_IRQ,
  263. },
  264. [2] = {
  265. /* Carry IRQ */
  266. .start = 233,
  267. .flags = IORESOURCE_IRQ,
  268. },
  269. [3] = {
  270. /* Alarm IRQ */
  271. .start = 231,
  272. .flags = IORESOURCE_IRQ,
  273. },
  274. };
  275. static struct platform_device rtc_device = {
  276. .name = "sh-rtc",
  277. .id = -1,
  278. .num_resources = ARRAY_SIZE(rtc_resources),
  279. .resource = rtc_resources,
  280. };
  281. static struct platform_device *sh7203_devices[] __initdata = {
  282. &sci_device,
  283. &rtc_device,
  284. };
  285. static int __init sh7203_devices_setup(void)
  286. {
  287. return platform_add_devices(sh7203_devices,
  288. ARRAY_SIZE(sh7203_devices));
  289. }
  290. __initcall(sh7203_devices_setup);
  291. void __init plat_irq_setup(void)
  292. {
  293. register_intc_controller(&intc_desc);
  294. }