setup-mxg.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /*
  2. * Renesas MX-G (R8A03022BG) Setup
  3. *
  4. * Copyright (C) 2008 Paul Mundt
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #include <linux/platform_device.h>
  11. #include <linux/init.h>
  12. #include <linux/serial.h>
  13. #include <linux/serial_sci.h>
  14. enum {
  15. UNUSED = 0,
  16. /* interrupt sources */
  17. IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, IRQ5, IRQ6, IRQ7,
  18. IRQ8, IRQ9, IRQ10, IRQ11, IRQ12, IRQ13, IRQ14, IRQ15,
  19. PINT0, PINT1, PINT2, PINT3, PINT4, PINT5, PINT6, PINT7,
  20. SINT8, SINT7, SINT6, SINT5, SINT4, SINT3, SINT2, SINT1,
  21. SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI,
  22. SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI,
  23. MTU2_TGI0A, MTU2_TGI0B, MTU2_TGI0C, MTU2_TGI0D,
  24. MTU2_TCI0V, MTU2_TGI0E, MTU2_TGI0F,
  25. MTU2_TGI1A, MTU2_TGI1B, MTU2_TCI1V, MTU2_TCI1U,
  26. MTU2_TGI2A, MTU2_TGI2B, MTU2_TCI2V, MTU2_TCI2U,
  27. MTU2_TGI3A, MTU2_TGI3B, MTU2_TGI3C, MTU2_TGI3D, MTU2_TCI3V,
  28. MTU2_TGI4A, MTU2_TGI4B, MTU2_TGI4C, MTU2_TGI4D, MTU2_TCI4V,
  29. MTU2_TGI5U, MTU2_TGI5V, MTU2_TGI5W,
  30. /* interrupt groups */
  31. PINT, SCIF0, SCIF1,
  32. MTU2_GROUP1, MTU2_GROUP2, MTU2_GROUP3, MTU2_GROUP4, MTU2_GROUP5
  33. };
  34. static struct intc_vect vectors[] __initdata = {
  35. INTC_IRQ(IRQ0, 64), INTC_IRQ(IRQ1, 65),
  36. INTC_IRQ(IRQ2, 66), INTC_IRQ(IRQ3, 67),
  37. INTC_IRQ(IRQ4, 68), INTC_IRQ(IRQ5, 69),
  38. INTC_IRQ(IRQ6, 70), INTC_IRQ(IRQ7, 71),
  39. INTC_IRQ(IRQ8, 72), INTC_IRQ(IRQ9, 73),
  40. INTC_IRQ(IRQ10, 74), INTC_IRQ(IRQ11, 75),
  41. INTC_IRQ(IRQ12, 76), INTC_IRQ(IRQ13, 77),
  42. INTC_IRQ(IRQ14, 78), INTC_IRQ(IRQ15, 79),
  43. INTC_IRQ(PINT0, 80), INTC_IRQ(PINT1, 81),
  44. INTC_IRQ(PINT2, 82), INTC_IRQ(PINT3, 83),
  45. INTC_IRQ(PINT4, 84), INTC_IRQ(PINT5, 85),
  46. INTC_IRQ(PINT6, 86), INTC_IRQ(PINT7, 87),
  47. INTC_IRQ(SINT8, 94), INTC_IRQ(SINT7, 95),
  48. INTC_IRQ(SINT6, 96), INTC_IRQ(SINT5, 97),
  49. INTC_IRQ(SINT4, 98), INTC_IRQ(SINT3, 99),
  50. INTC_IRQ(SINT2, 100), INTC_IRQ(SINT1, 101),
  51. INTC_IRQ(SCIF0_RXI, 220), INTC_IRQ(SCIF0_TXI, 221),
  52. INTC_IRQ(SCIF0_BRI, 222), INTC_IRQ(SCIF0_ERI, 223),
  53. INTC_IRQ(SCIF1_RXI, 224), INTC_IRQ(SCIF1_TXI, 225),
  54. INTC_IRQ(SCIF1_BRI, 226), INTC_IRQ(SCIF1_ERI, 227),
  55. INTC_IRQ(MTU2_TGI0A, 228), INTC_IRQ(MTU2_TGI0B, 229),
  56. INTC_IRQ(MTU2_TGI0C, 230), INTC_IRQ(MTU2_TGI0D, 231),
  57. INTC_IRQ(MTU2_TCI0V, 232), INTC_IRQ(MTU2_TGI0E, 233),
  58. INTC_IRQ(MTU2_TGI0F, 234), INTC_IRQ(MTU2_TGI1A, 235),
  59. INTC_IRQ(MTU2_TGI1B, 236), INTC_IRQ(MTU2_TCI1V, 237),
  60. INTC_IRQ(MTU2_TCI1U, 238), INTC_IRQ(MTU2_TGI2A, 239),
  61. INTC_IRQ(MTU2_TGI2B, 240), INTC_IRQ(MTU2_TCI2V, 241),
  62. INTC_IRQ(MTU2_TCI2U, 242), INTC_IRQ(MTU2_TGI3A, 243),
  63. INTC_IRQ(MTU2_TGI3B, 244),
  64. INTC_IRQ(MTU2_TGI3C, 245),
  65. INTC_IRQ(MTU2_TGI3D, 246), INTC_IRQ(MTU2_TCI3V, 247),
  66. INTC_IRQ(MTU2_TGI4A, 248), INTC_IRQ(MTU2_TGI4B, 249),
  67. INTC_IRQ(MTU2_TGI4C, 250), INTC_IRQ(MTU2_TGI4D, 251),
  68. INTC_IRQ(MTU2_TCI4V, 252), INTC_IRQ(MTU2_TGI5U, 253),
  69. INTC_IRQ(MTU2_TGI5V, 254), INTC_IRQ(MTU2_TGI5W, 255),
  70. };
  71. static struct intc_group groups[] __initdata = {
  72. INTC_GROUP(PINT, PINT0, PINT1, PINT2, PINT3,
  73. PINT4, PINT5, PINT6, PINT7),
  74. INTC_GROUP(MTU2_GROUP1, MTU2_TGI0A, MTU2_TGI0B, MTU2_TGI0C, MTU2_TGI0D,
  75. MTU2_TCI0V, MTU2_TGI0E),
  76. INTC_GROUP(MTU2_GROUP2, MTU2_TGI0F, MTU2_TGI1A, MTU2_TGI1B,
  77. MTU2_TCI1V, MTU2_TCI1U, MTU2_TGI2A),
  78. INTC_GROUP(MTU2_GROUP3, MTU2_TGI2B, MTU2_TCI2V, MTU2_TCI2U,
  79. MTU2_TGI3A),
  80. INTC_GROUP(MTU2_GROUP4, MTU2_TGI3D, MTU2_TCI3V, MTU2_TGI4A,
  81. MTU2_TGI4B, MTU2_TGI4C, MTU2_TGI4D),
  82. INTC_GROUP(MTU2_GROUP5, MTU2_TCI4V, MTU2_TGI5U, MTU2_TGI5V, MTU2_TGI5W),
  83. INTC_GROUP(SCIF0, SCIF0_BRI, SCIF0_ERI, SCIF0_RXI, SCIF0_TXI),
  84. INTC_GROUP(SCIF1, SCIF1_BRI, SCIF1_ERI, SCIF1_RXI, SCIF1_TXI),
  85. };
  86. static struct intc_prio_reg prio_registers[] __initdata = {
  87. { 0xfffd9418, 0, 16, 4, /* IPR01 */ { IRQ0, IRQ1, IRQ2, IRQ3 } },
  88. { 0xfffd941a, 0, 16, 4, /* IPR02 */ { IRQ4, IRQ5, IRQ6, IRQ7 } },
  89. { 0xfffd941c, 0, 16, 4, /* IPR03 */ { IRQ8, IRQ9, IRQ10, IRQ11 } },
  90. { 0xfffd941e, 0, 16, 4, /* IPR04 */ { IRQ12, IRQ13, IRQ14, IRQ15 } },
  91. { 0xfffd9420, 0, 16, 4, /* IPR05 */ { PINT, 0, 0, 0 } },
  92. { 0xfffd9800, 0, 16, 4, /* IPR06 */ { } },
  93. { 0xfffd9802, 0, 16, 4, /* IPR07 */ { } },
  94. { 0xfffd9804, 0, 16, 4, /* IPR08 */ { } },
  95. { 0xfffd9806, 0, 16, 4, /* IPR09 */ { } },
  96. { 0xfffd9808, 0, 16, 4, /* IPR10 */ { } },
  97. { 0xfffd980a, 0, 16, 4, /* IPR11 */ { } },
  98. { 0xfffd980c, 0, 16, 4, /* IPR12 */ { } },
  99. { 0xfffd980e, 0, 16, 4, /* IPR13 */ { } },
  100. { 0xfffd9810, 0, 16, 4, /* IPR14 */ { 0, 0, 0, SCIF0 } },
  101. { 0xfffd9812, 0, 16, 4, /* IPR15 */
  102. { SCIF1, MTU2_GROUP1, MTU2_GROUP2, MTU2_GROUP3 } },
  103. { 0xfffd9814, 0, 16, 4, /* IPR16 */
  104. { MTU2_TGI3B, MTU2_TGI3C, MTU2_GROUP4, MTU2_GROUP5 } },
  105. };
  106. static struct intc_mask_reg mask_registers[] __initdata = {
  107. { 0xfffd9408, 0, 16, /* PINTER */
  108. { 0, 0, 0, 0, 0, 0, 0, 0,
  109. PINT7, PINT6, PINT5, PINT4, PINT3, PINT2, PINT1, PINT0 } },
  110. };
  111. static DECLARE_INTC_DESC(intc_desc, "mxg", vectors, groups,
  112. mask_registers, prio_registers, NULL);
  113. static struct plat_sci_port sci_platform_data[] = {
  114. {
  115. .mapbase = 0xff804000,
  116. .flags = UPF_BOOT_AUTOCONF,
  117. .type = PORT_SCIF,
  118. .irqs = { 223, 220, 221, 222 },
  119. }, {
  120. .flags = 0,
  121. }
  122. };
  123. static struct platform_device sci_device = {
  124. .name = "sh-sci",
  125. .id = -1,
  126. .dev = {
  127. .platform_data = sci_platform_data,
  128. },
  129. };
  130. static struct platform_device *mxg_devices[] __initdata = {
  131. &sci_device,
  132. };
  133. static int __init mxg_devices_setup(void)
  134. {
  135. return platform_add_devices(mxg_devices,
  136. ARRAY_SIZE(mxg_devices));
  137. }
  138. __initcall(mxg_devices_setup);
  139. void __init plat_irq_setup(void)
  140. {
  141. register_intc_controller(&intc_desc);
  142. }