probe.c 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253
  1. /*
  2. * arch/sh/kernel/cpu/sh2a/probe.c
  3. *
  4. * CPU Subtype Probing for SH-2A.
  5. *
  6. * Copyright (C) 2004 - 2007 Paul Mundt
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <asm/processor.h>
  14. #include <asm/cache.h>
  15. int __init detect_cpu_and_cache_system(void)
  16. {
  17. /* All SH-2A CPUs have support for 16 and 32-bit opcodes.. */
  18. boot_cpu_data.flags |= CPU_HAS_OP32;
  19. #if defined(CONFIG_CPU_SUBTYPE_SH7203)
  20. boot_cpu_data.type = CPU_SH7203;
  21. /* SH7203 has an FPU.. */
  22. boot_cpu_data.flags |= CPU_HAS_FPU;
  23. #elif defined(CONFIG_CPU_SUBTYPE_SH7263)
  24. boot_cpu_data.type = CPU_SH7263;
  25. boot_cpu_data.flags |= CPU_HAS_FPU;
  26. #elif defined(CONFIG_CPU_SUBTYPE_SH7206)
  27. boot_cpu_data.type = CPU_SH7206;
  28. /* While SH7206 has a DSP.. */
  29. boot_cpu_data.flags |= CPU_HAS_DSP;
  30. #elif defined(CONFIG_CPU_SUBTYPE_MXG)
  31. boot_cpu_data.type = CPU_MXG;
  32. boot_cpu_data.flags |= CPU_HAS_DSP;
  33. #endif
  34. boot_cpu_data.dcache.ways = 4;
  35. boot_cpu_data.dcache.way_incr = (1 << 11);
  36. boot_cpu_data.dcache.sets = 128;
  37. boot_cpu_data.dcache.entry_shift = 4;
  38. boot_cpu_data.dcache.linesz = L1_CACHE_BYTES;
  39. boot_cpu_data.dcache.flags = 0;
  40. /*
  41. * The icache is the same as the dcache as far as this setup is
  42. * concerned. The only real difference in hardware is that the icache
  43. * lacks the U bit that the dcache has, none of this has any bearing
  44. * on the cache info.
  45. */
  46. boot_cpu_data.icache = boot_cpu_data.dcache;
  47. return 0;
  48. }