hw_irq.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. #ifndef __ASM_SH_HW_IRQ_H
  2. #define __ASM_SH_HW_IRQ_H
  3. #include <linux/init.h>
  4. #include <asm/atomic.h>
  5. extern atomic_t irq_err_count;
  6. struct ipr_data {
  7. unsigned char irq;
  8. unsigned char ipr_idx; /* Index for the IPR registered */
  9. unsigned char shift; /* Number of bits to shift the data */
  10. unsigned char priority; /* The priority */
  11. };
  12. struct ipr_desc {
  13. unsigned long *ipr_offsets;
  14. unsigned int nr_offsets;
  15. struct ipr_data *ipr_data;
  16. unsigned int nr_irqs;
  17. struct irq_chip chip;
  18. };
  19. void register_ipr_controller(struct ipr_desc *);
  20. typedef unsigned char intc_enum;
  21. struct intc_vect {
  22. intc_enum enum_id;
  23. unsigned short vect;
  24. };
  25. #define INTC_VECT(enum_id, vect) { enum_id, vect }
  26. #define INTC_IRQ(enum_id, irq) INTC_VECT(enum_id, irq2evt(irq))
  27. struct intc_group {
  28. intc_enum enum_id;
  29. intc_enum enum_ids[32];
  30. };
  31. #define INTC_GROUP(enum_id, ids...) { enum_id, { ids } }
  32. struct intc_mask_reg {
  33. unsigned long set_reg, clr_reg, reg_width;
  34. intc_enum enum_ids[32];
  35. #ifdef CONFIG_SMP
  36. unsigned long smp;
  37. #endif
  38. };
  39. struct intc_prio_reg {
  40. unsigned long set_reg, clr_reg, reg_width, field_width;
  41. intc_enum enum_ids[16];
  42. #ifdef CONFIG_SMP
  43. unsigned long smp;
  44. #endif
  45. };
  46. struct intc_sense_reg {
  47. unsigned long reg, reg_width, field_width;
  48. intc_enum enum_ids[16];
  49. };
  50. #ifdef CONFIG_SMP
  51. #define INTC_SMP(stride, nr) .smp = (stride) | ((nr) << 8)
  52. #else
  53. #define INTC_SMP(stride, nr)
  54. #endif
  55. struct intc_desc {
  56. struct intc_vect *vectors;
  57. unsigned int nr_vectors;
  58. struct intc_group *groups;
  59. unsigned int nr_groups;
  60. struct intc_mask_reg *mask_regs;
  61. unsigned int nr_mask_regs;
  62. struct intc_prio_reg *prio_regs;
  63. unsigned int nr_prio_regs;
  64. struct intc_sense_reg *sense_regs;
  65. unsigned int nr_sense_regs;
  66. char *name;
  67. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  68. struct intc_mask_reg *ack_regs;
  69. unsigned int nr_ack_regs;
  70. #endif
  71. };
  72. #define _INTC_ARRAY(a) a, sizeof(a)/sizeof(*a)
  73. #define DECLARE_INTC_DESC(symbol, chipname, vectors, groups, \
  74. mask_regs, prio_regs, sense_regs) \
  75. struct intc_desc symbol __initdata = { \
  76. _INTC_ARRAY(vectors), _INTC_ARRAY(groups), \
  77. _INTC_ARRAY(mask_regs), _INTC_ARRAY(prio_regs), \
  78. _INTC_ARRAY(sense_regs), \
  79. chipname, \
  80. }
  81. #if defined(CONFIG_CPU_SH3) || defined(CONFIG_CPU_SH4A)
  82. #define DECLARE_INTC_DESC_ACK(symbol, chipname, vectors, groups, \
  83. mask_regs, prio_regs, sense_regs, ack_regs) \
  84. struct intc_desc symbol __initdata = { \
  85. _INTC_ARRAY(vectors), _INTC_ARRAY(groups), \
  86. _INTC_ARRAY(mask_regs), _INTC_ARRAY(prio_regs), \
  87. _INTC_ARRAY(sense_regs), \
  88. chipname, \
  89. _INTC_ARRAY(ack_regs), \
  90. }
  91. #endif
  92. void __init register_intc_controller(struct intc_desc *desc);
  93. int intc_set_priority(unsigned int irq, unsigned int prio);
  94. void __init plat_irq_setup(void);
  95. #ifdef CONFIG_CPU_SH3
  96. void __init plat_irq_setup_sh3(void);
  97. #endif
  98. enum { IRQ_MODE_IRQ, IRQ_MODE_IRQ7654, IRQ_MODE_IRQ3210,
  99. IRQ_MODE_IRL7654_MASK, IRQ_MODE_IRL3210_MASK,
  100. IRQ_MODE_IRL7654, IRQ_MODE_IRL3210 };
  101. void __init plat_irq_setup_pins(int mode);
  102. #endif /* __ASM_SH_HW_IRQ_H */