entry64.S 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  50. STACK_SIZE = 1 << STACK_SHIFT
  51. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  53. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  54. _TIF_MCCK_PENDING)
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. brasl %r14,trace_hardirqs_on
  59. .endm
  60. .macro TRACE_IRQS_OFF
  61. brasl %r14,trace_hardirqs_off
  62. .endm
  63. .macro TRACE_IRQS_CHECK
  64. tm SP_PSW(%r15),0x03 # irqs enabled?
  65. jz 0f
  66. brasl %r14,trace_hardirqs_on
  67. j 1f
  68. 0: brasl %r14,trace_hardirqs_off
  69. 1:
  70. .endm
  71. #else
  72. #define TRACE_IRQS_ON
  73. #define TRACE_IRQS_OFF
  74. #define TRACE_IRQS_CHECK
  75. #endif
  76. #ifdef CONFIG_LOCKDEP
  77. .macro LOCKDEP_SYS_EXIT
  78. tm SP_PSW+1(%r15),0x01 # returning to user ?
  79. jz 0f
  80. brasl %r14,lockdep_sys_exit
  81. 0:
  82. .endm
  83. #else
  84. #define LOCKDEP_SYS_EXIT
  85. #endif
  86. .macro STORE_TIMER lc_offset
  87. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  88. stpt \lc_offset
  89. #endif
  90. .endm
  91. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  92. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  93. lg %r10,\lc_from
  94. slg %r10,\lc_to
  95. alg %r10,\lc_sum
  96. stg %r10,\lc_sum
  97. .endm
  98. #endif
  99. /*
  100. * Register usage in interrupt handlers:
  101. * R9 - pointer to current task structure
  102. * R13 - pointer to literal pool
  103. * R14 - return register for function calls
  104. * R15 - kernel stack pointer
  105. */
  106. .macro SAVE_ALL_BASE savearea
  107. stmg %r12,%r15,\savearea
  108. larl %r13,system_call
  109. .endm
  110. .macro SAVE_ALL_SVC psworg,savearea
  111. la %r12,\psworg
  112. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  113. .endm
  114. .macro SAVE_ALL_SYNC psworg,savearea
  115. la %r12,\psworg
  116. tm \psworg+1,0x01 # test problem state bit
  117. jz 2f # skip stack setup save
  118. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  119. #ifdef CONFIG_CHECK_STACK
  120. j 3f
  121. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  122. jz stack_overflow
  123. 3:
  124. #endif
  125. 2:
  126. .endm
  127. .macro SAVE_ALL_ASYNC psworg,savearea
  128. la %r12,\psworg
  129. tm \psworg+1,0x01 # test problem state bit
  130. jnz 1f # from user -> load kernel stack
  131. clc \psworg+8(8),BASED(.Lcritical_end)
  132. jhe 0f
  133. clc \psworg+8(8),BASED(.Lcritical_start)
  134. jl 0f
  135. brasl %r14,cleanup_critical
  136. tm 1(%r12),0x01 # retest problem state after cleanup
  137. jnz 1f
  138. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  139. slgr %r14,%r15
  140. srag %r14,%r14,STACK_SHIFT
  141. jz 2f
  142. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  143. #ifdef CONFIG_CHECK_STACK
  144. j 3f
  145. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  146. jz stack_overflow
  147. 3:
  148. #endif
  149. 2:
  150. .endm
  151. .macro CREATE_STACK_FRAME psworg,savearea
  152. aghi %r15,-SP_SIZE # make room for registers & psw
  153. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  154. la %r12,\psworg
  155. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  156. icm %r12,12,__LC_SVC_ILC
  157. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  158. st %r12,SP_ILC(%r15)
  159. mvc SP_R12(32,%r15),\savearea # move %r12-%r15 to stack
  160. la %r12,0
  161. stg %r12,__SF_BACKCHAIN(%r15)
  162. .endm
  163. .macro RESTORE_ALL psworg,sync
  164. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  165. .if !\sync
  166. ni \psworg+1,0xfd # clear wait state bit
  167. .endif
  168. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  169. STORE_TIMER __LC_EXIT_TIMER
  170. lpswe \psworg # back to caller
  171. .endm
  172. /*
  173. * Scheduler resume function, called by switch_to
  174. * gpr2 = (task_struct *) prev
  175. * gpr3 = (task_struct *) next
  176. * Returns:
  177. * gpr2 = prev
  178. */
  179. .globl __switch_to
  180. __switch_to:
  181. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  182. jz __switch_to_noper # if not we're fine
  183. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  184. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  185. je __switch_to_noper # we got away without bashing TLB's
  186. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  187. __switch_to_noper:
  188. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  189. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  190. jz __switch_to_no_mcck
  191. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  192. lg %r4,__THREAD_info(%r3) # get thread_info of next
  193. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  194. __switch_to_no_mcck:
  195. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  196. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  197. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  198. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  199. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  200. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  201. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  202. stg %r3,__LC_THREAD_INFO
  203. aghi %r3,STACK_SIZE
  204. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  205. br %r14
  206. __critical_start:
  207. /*
  208. * SVC interrupt handler routine. System calls are synchronous events and
  209. * are executed with interrupts enabled.
  210. */
  211. .globl system_call
  212. system_call:
  213. STORE_TIMER __LC_SYNC_ENTER_TIMER
  214. sysc_saveall:
  215. SAVE_ALL_BASE __LC_SAVE_AREA
  216. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  217. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  218. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  219. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  220. sysc_vtime:
  221. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  222. sysc_stime:
  223. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  224. sysc_update:
  225. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  226. #endif
  227. sysc_do_svc:
  228. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  229. slag %r7,%r7,2 # *4 and test for svc 0
  230. jnz sysc_nr_ok
  231. # svc 0: system call number in %r1
  232. cl %r1,BASED(.Lnr_syscalls)
  233. jnl sysc_nr_ok
  234. lgfr %r7,%r1 # clear high word in r1
  235. slag %r7,%r7,2 # svc 0: system call number in %r1
  236. sysc_nr_ok:
  237. mvc SP_ARGS(8,%r15),SP_R7(%r15)
  238. sysc_do_restart:
  239. larl %r10,sys_call_table
  240. #ifdef CONFIG_COMPAT
  241. tm __TI_flags+5(%r9),(_TIF_31BIT>>16) # running in 31 bit mode ?
  242. jno sysc_noemu
  243. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  244. sysc_noemu:
  245. #endif
  246. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  247. lgf %r8,0(%r7,%r10) # load address of system call routine
  248. jnz sysc_tracesys
  249. basr %r14,%r8 # call sys_xxxx
  250. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  251. sysc_return:
  252. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  253. jnz sysc_work # there is work to do (signals etc.)
  254. sysc_restore:
  255. #ifdef CONFIG_TRACE_IRQFLAGS
  256. larl %r1,sysc_restore_trace_psw
  257. lpswe 0(%r1)
  258. sysc_restore_trace:
  259. TRACE_IRQS_CHECK
  260. LOCKDEP_SYS_EXIT
  261. #endif
  262. sysc_leave:
  263. RESTORE_ALL __LC_RETURN_PSW,1
  264. sysc_done:
  265. #ifdef CONFIG_TRACE_IRQFLAGS
  266. .align 8
  267. .globl sysc_restore_trace_psw
  268. sysc_restore_trace_psw:
  269. .quad 0, sysc_restore_trace
  270. #endif
  271. #
  272. # recheck if there is more work to do
  273. #
  274. sysc_work_loop:
  275. tm __TI_flags+7(%r9),_TIF_WORK_SVC
  276. jz sysc_restore # there is no work to do
  277. #
  278. # One of the work bits is on. Find out which one.
  279. #
  280. sysc_work:
  281. tm SP_PSW+1(%r15),0x01 # returning to user ?
  282. jno sysc_restore
  283. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  284. jo sysc_mcck_pending
  285. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  286. jo sysc_reschedule
  287. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  288. jnz sysc_sigpending
  289. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  290. jnz sysc_notify_resume
  291. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  292. jo sysc_restart
  293. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  294. jo sysc_singlestep
  295. j sysc_restore
  296. sysc_work_done:
  297. #
  298. # _TIF_NEED_RESCHED is set, call schedule
  299. #
  300. sysc_reschedule:
  301. larl %r14,sysc_work_loop
  302. jg schedule # return point is sysc_return
  303. #
  304. # _TIF_MCCK_PENDING is set, call handler
  305. #
  306. sysc_mcck_pending:
  307. larl %r14,sysc_work_loop
  308. jg s390_handle_mcck # TIF bit will be cleared by handler
  309. #
  310. # _TIF_SIGPENDING is set, call do_signal
  311. #
  312. sysc_sigpending:
  313. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  314. la %r2,SP_PTREGS(%r15) # load pt_regs
  315. brasl %r14,do_signal # call do_signal
  316. tm __TI_flags+7(%r9),_TIF_RESTART_SVC
  317. jo sysc_restart
  318. tm __TI_flags+7(%r9),_TIF_SINGLE_STEP
  319. jo sysc_singlestep
  320. j sysc_work_loop
  321. #
  322. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  323. #
  324. sysc_notify_resume:
  325. la %r2,SP_PTREGS(%r15) # load pt_regs
  326. larl %r14,sysc_work_loop
  327. jg do_notify_resume # call do_notify_resume
  328. #
  329. # _TIF_RESTART_SVC is set, set up registers and restart svc
  330. #
  331. sysc_restart:
  332. ni __TI_flags+7(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  333. lg %r7,SP_R2(%r15) # load new svc number
  334. slag %r7,%r7,2 # *4
  335. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  336. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  337. j sysc_do_restart # restart svc
  338. #
  339. # _TIF_SINGLE_STEP is set, call do_single_step
  340. #
  341. sysc_singlestep:
  342. ni __TI_flags+7(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  343. lhi %r0,__LC_PGM_OLD_PSW
  344. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  345. la %r2,SP_PTREGS(%r15) # address of register-save area
  346. larl %r14,sysc_return # load adr. of system return
  347. jg do_single_step # branch to do_sigtrap
  348. #
  349. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  350. # and after the system call
  351. #
  352. sysc_tracesys:
  353. la %r2,SP_PTREGS(%r15) # load pt_regs
  354. la %r3,0
  355. srl %r7,2
  356. stg %r7,SP_R2(%r15)
  357. brasl %r14,do_syscall_trace_enter
  358. lghi %r0,NR_syscalls
  359. clgr %r0,%r2
  360. jnh sysc_tracenogo
  361. slag %r7,%r2,2 # *4
  362. lgf %r8,0(%r7,%r10)
  363. sysc_tracego:
  364. lmg %r3,%r6,SP_R3(%r15)
  365. lg %r2,SP_ORIG_R2(%r15)
  366. basr %r14,%r8 # call sys_xxx
  367. stg %r2,SP_R2(%r15) # store return value
  368. sysc_tracenogo:
  369. tm __TI_flags+7(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  370. jz sysc_return
  371. la %r2,SP_PTREGS(%r15) # load pt_regs
  372. larl %r14,sysc_return # return point is sysc_return
  373. jg do_syscall_trace_exit
  374. #
  375. # a new process exits the kernel with ret_from_fork
  376. #
  377. .globl ret_from_fork
  378. ret_from_fork:
  379. lg %r13,__LC_SVC_NEW_PSW+8
  380. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  381. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  382. jo 0f
  383. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  384. 0: brasl %r14,schedule_tail
  385. TRACE_IRQS_ON
  386. stosm 24(%r15),0x03 # reenable interrupts
  387. j sysc_return
  388. #
  389. # kernel_execve function needs to deal with pt_regs that is not
  390. # at the usual place
  391. #
  392. .globl kernel_execve
  393. kernel_execve:
  394. stmg %r12,%r15,96(%r15)
  395. lgr %r14,%r15
  396. aghi %r15,-SP_SIZE
  397. stg %r14,__SF_BACKCHAIN(%r15)
  398. la %r12,SP_PTREGS(%r15)
  399. xc 0(__PT_SIZE,%r12),0(%r12)
  400. lgr %r5,%r12
  401. brasl %r14,do_execve
  402. ltgfr %r2,%r2
  403. je 0f
  404. aghi %r15,SP_SIZE
  405. lmg %r12,%r15,96(%r15)
  406. br %r14
  407. # execve succeeded.
  408. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  409. lg %r15,__LC_KERNEL_STACK # load ksp
  410. aghi %r15,-SP_SIZE # make room for registers & psw
  411. lg %r13,__LC_SVC_NEW_PSW+8
  412. lg %r9,__LC_THREAD_INFO
  413. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  414. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  415. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  416. brasl %r14,execve_tail
  417. j sysc_return
  418. /*
  419. * Program check handler routine
  420. */
  421. .globl pgm_check_handler
  422. pgm_check_handler:
  423. /*
  424. * First we need to check for a special case:
  425. * Single stepping an instruction that disables the PER event mask will
  426. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  427. * For a single stepped SVC the program check handler gets control after
  428. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  429. * then handle the PER event. Therefore we update the SVC old PSW to point
  430. * to the pgm_check_handler and branch to the SVC handler after we checked
  431. * if we have to load the kernel stack register.
  432. * For every other possible cause for PER event without the PER mask set
  433. * we just ignore the PER event (FIXME: is there anything we have to do
  434. * for LPSW?).
  435. */
  436. STORE_TIMER __LC_SYNC_ENTER_TIMER
  437. SAVE_ALL_BASE __LC_SAVE_AREA
  438. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  439. jnz pgm_per # got per exception -> special case
  440. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  441. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  442. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  443. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  444. jz pgm_no_vtime
  445. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  446. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  447. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  448. pgm_no_vtime:
  449. #endif
  450. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  451. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  452. TRACE_IRQS_OFF
  453. lgf %r3,__LC_PGM_ILC # load program interruption code
  454. lghi %r8,0x7f
  455. ngr %r8,%r3
  456. pgm_do_call:
  457. sll %r8,3
  458. larl %r1,pgm_check_table
  459. lg %r1,0(%r8,%r1) # load address of handler routine
  460. la %r2,SP_PTREGS(%r15) # address of register-save area
  461. larl %r14,sysc_return
  462. br %r1 # branch to interrupt-handler
  463. #
  464. # handle per exception
  465. #
  466. pgm_per:
  467. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  468. jnz pgm_per_std # ok, normal per event from user space
  469. # ok its one of the special cases, now we need to find out which one
  470. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  471. je pgm_svcper
  472. # no interesting special case, ignore PER event
  473. lmg %r12,%r15,__LC_SAVE_AREA
  474. lpswe __LC_PGM_OLD_PSW
  475. #
  476. # Normal per exception
  477. #
  478. pgm_per_std:
  479. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  480. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  481. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  482. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  483. jz pgm_no_vtime2
  484. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  485. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  486. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  487. pgm_no_vtime2:
  488. #endif
  489. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  490. TRACE_IRQS_OFF
  491. lg %r1,__TI_task(%r9)
  492. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  493. jz kernel_per
  494. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  495. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  496. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  497. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  498. lgf %r3,__LC_PGM_ILC # load program interruption code
  499. lghi %r8,0x7f
  500. ngr %r8,%r3 # clear per-event-bit and ilc
  501. je sysc_return
  502. j pgm_do_call
  503. #
  504. # it was a single stepped SVC that is causing all the trouble
  505. #
  506. pgm_svcper:
  507. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  508. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  509. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  510. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  511. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  512. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  513. #endif
  514. llgh %r7,__LC_SVC_INT_CODE # get svc number from lowcore
  515. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  516. lg %r1,__TI_task(%r9)
  517. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  518. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  519. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  520. oi __TI_flags+7(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  521. TRACE_IRQS_ON
  522. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  523. j sysc_do_svc
  524. #
  525. # per was called from kernel, must be kprobes
  526. #
  527. kernel_per:
  528. lhi %r0,__LC_PGM_OLD_PSW
  529. sth %r0,SP_TRAP(%r15) # set trap indication to pgm check
  530. la %r2,SP_PTREGS(%r15) # address of register-save area
  531. larl %r14,sysc_restore # load adr. of system ret, no work
  532. jg do_single_step # branch to do_single_step
  533. /*
  534. * IO interrupt handler routine
  535. */
  536. .globl io_int_handler
  537. io_int_handler:
  538. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  539. stck __LC_INT_CLOCK
  540. SAVE_ALL_BASE __LC_SAVE_AREA+32
  541. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  542. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+32
  543. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  544. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  545. jz io_no_vtime
  546. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  547. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  548. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  549. io_no_vtime:
  550. #endif
  551. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  552. TRACE_IRQS_OFF
  553. la %r2,SP_PTREGS(%r15) # address of register-save area
  554. brasl %r14,do_IRQ # call standard irq handler
  555. io_return:
  556. tm __TI_flags+7(%r9),_TIF_WORK_INT
  557. jnz io_work # there is work to do (signals etc.)
  558. io_restore:
  559. #ifdef CONFIG_TRACE_IRQFLAGS
  560. larl %r1,io_restore_trace_psw
  561. lpswe 0(%r1)
  562. io_restore_trace:
  563. TRACE_IRQS_CHECK
  564. LOCKDEP_SYS_EXIT
  565. #endif
  566. io_leave:
  567. RESTORE_ALL __LC_RETURN_PSW,0
  568. io_done:
  569. #ifdef CONFIG_TRACE_IRQFLAGS
  570. .align 8
  571. .globl io_restore_trace_psw
  572. io_restore_trace_psw:
  573. .quad 0, io_restore_trace
  574. #endif
  575. #
  576. # There is work todo, we need to check if we return to userspace, then
  577. # check, if we are in SIE, if yes leave it
  578. #
  579. io_work:
  580. tm SP_PSW+1(%r15),0x01 # returning to user ?
  581. #ifndef CONFIG_PREEMPT
  582. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  583. jnz io_work_user # yes -> no need to check for SIE
  584. la %r1, BASED(sie_opcode) # we return to kernel here
  585. lg %r2, SP_PSW+8(%r15)
  586. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  587. jne io_restore # no-> return to kernel
  588. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  589. aghi %r1, 4
  590. stg %r1, SP_PSW+8(%r15)
  591. j io_restore # return to kernel
  592. #else
  593. jno io_restore # no-> skip resched & signal
  594. #endif
  595. #else
  596. jnz io_work_user # yes -> do resched & signal
  597. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  598. la %r1, BASED(sie_opcode)
  599. lg %r2, SP_PSW+8(%r15)
  600. clc 0(2,%r1), 0(%r2) # is current instruction = SIE?
  601. jne 0f # no -> leave PSW alone
  602. lg %r1, SP_PSW+8(%r15) # yes-> add 4 bytes to leave SIE
  603. aghi %r1, 4
  604. stg %r1, SP_PSW+8(%r15)
  605. 0:
  606. #endif
  607. # check for preemptive scheduling
  608. icm %r0,15,__TI_precount(%r9)
  609. jnz io_restore # preemption is disabled
  610. # switch to kernel stack
  611. lg %r1,SP_R15(%r15)
  612. aghi %r1,-SP_SIZE
  613. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  614. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  615. lgr %r15,%r1
  616. io_resume_loop:
  617. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  618. jno io_restore
  619. larl %r14,io_resume_loop
  620. jg preempt_schedule_irq
  621. #endif
  622. io_work_user:
  623. lg %r1,__LC_KERNEL_STACK
  624. aghi %r1,-SP_SIZE
  625. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  626. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  627. lgr %r15,%r1
  628. #
  629. # One of the work bits is on. Find out which one.
  630. # Checked are: _TIF_SIGPENDING, _TIF_RESTORE_SIGPENDING, _TIF_NEED_RESCHED
  631. # and _TIF_MCCK_PENDING
  632. #
  633. io_work_loop:
  634. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  635. jo io_mcck_pending
  636. tm __TI_flags+7(%r9),_TIF_NEED_RESCHED
  637. jo io_reschedule
  638. tm __TI_flags+7(%r9),_TIF_SIGPENDING
  639. jnz io_sigpending
  640. tm __TI_flags+7(%r9),_TIF_NOTIFY_RESUME
  641. jnz io_notify_resume
  642. j io_restore
  643. io_work_done:
  644. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  645. sie_opcode:
  646. .long 0xb2140000
  647. #endif
  648. #
  649. # _TIF_MCCK_PENDING is set, call handler
  650. #
  651. io_mcck_pending:
  652. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  653. j io_work_loop
  654. #
  655. # _TIF_NEED_RESCHED is set, call schedule
  656. #
  657. io_reschedule:
  658. TRACE_IRQS_ON
  659. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  660. brasl %r14,schedule # call scheduler
  661. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  662. TRACE_IRQS_OFF
  663. tm __TI_flags+7(%r9),_TIF_WORK_INT
  664. jz io_restore # there is no work to do
  665. j io_work_loop
  666. #
  667. # _TIF_SIGPENDING or is set, call do_signal
  668. #
  669. io_sigpending:
  670. TRACE_IRQS_ON
  671. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  672. la %r2,SP_PTREGS(%r15) # load pt_regs
  673. brasl %r14,do_signal # call do_signal
  674. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  675. TRACE_IRQS_OFF
  676. j io_work_loop
  677. #
  678. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  679. #
  680. io_notify_resume:
  681. TRACE_IRQS_ON
  682. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  683. la %r2,SP_PTREGS(%r15) # load pt_regs
  684. brasl %r14,do_notify_resume # call do_notify_resume
  685. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  686. TRACE_IRQS_OFF
  687. j io_work_loop
  688. /*
  689. * External interrupt handler routine
  690. */
  691. .globl ext_int_handler
  692. ext_int_handler:
  693. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  694. stck __LC_INT_CLOCK
  695. SAVE_ALL_BASE __LC_SAVE_AREA+32
  696. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  697. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+32
  698. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  699. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  700. jz ext_no_vtime
  701. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  702. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  703. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  704. ext_no_vtime:
  705. #endif
  706. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  707. TRACE_IRQS_OFF
  708. la %r2,SP_PTREGS(%r15) # address of register-save area
  709. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  710. brasl %r14,do_extint
  711. j io_return
  712. __critical_end:
  713. /*
  714. * Machine check handler routines
  715. */
  716. .globl mcck_int_handler
  717. mcck_int_handler:
  718. la %r1,4095 # revalidate r1
  719. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  720. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  721. SAVE_ALL_BASE __LC_SAVE_AREA+64
  722. la %r12,__LC_MCK_OLD_PSW
  723. tm __LC_MCCK_CODE,0x80 # system damage?
  724. jo mcck_int_main # yes -> rest of mcck code invalid
  725. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  726. la %r14,4095
  727. mvc __LC_SAVE_AREA+104(8),__LC_ASYNC_ENTER_TIMER
  728. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  729. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  730. jo 1f
  731. la %r14,__LC_SYNC_ENTER_TIMER
  732. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  733. jl 0f
  734. la %r14,__LC_ASYNC_ENTER_TIMER
  735. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  736. jl 0f
  737. la %r14,__LC_EXIT_TIMER
  738. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  739. jl 0f
  740. la %r14,__LC_LAST_UPDATE_TIMER
  741. 0: spt 0(%r14)
  742. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  743. 1:
  744. #endif
  745. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  746. jno mcck_int_main # no -> skip cleanup critical
  747. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  748. jnz mcck_int_main # from user -> load kernel stack
  749. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  750. jhe mcck_int_main
  751. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  752. jl mcck_int_main
  753. brasl %r14,cleanup_critical
  754. mcck_int_main:
  755. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  756. slgr %r14,%r15
  757. srag %r14,%r14,PAGE_SHIFT
  758. jz 0f
  759. lg %r15,__LC_PANIC_STACK # load panic stack
  760. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+64
  761. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  762. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  763. jno mcck_no_vtime # no -> no timer update
  764. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  765. jz mcck_no_vtime
  766. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  767. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  768. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  769. mcck_no_vtime:
  770. #endif
  771. lg %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  772. la %r2,SP_PTREGS(%r15) # load pt_regs
  773. brasl %r14,s390_do_machine_check
  774. tm SP_PSW+1(%r15),0x01 # returning to user ?
  775. jno mcck_return
  776. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  777. aghi %r1,-SP_SIZE
  778. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  779. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  780. lgr %r15,%r1
  781. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  782. tm __TI_flags+7(%r9),_TIF_MCCK_PENDING
  783. jno mcck_return
  784. TRACE_IRQS_OFF
  785. brasl %r14,s390_handle_mcck
  786. TRACE_IRQS_ON
  787. mcck_return:
  788. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  789. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  790. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  791. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  792. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+104
  793. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  794. jno 0f
  795. stpt __LC_EXIT_TIMER
  796. 0:
  797. #endif
  798. lpswe __LC_RETURN_MCCK_PSW # back to caller
  799. /*
  800. * Restart interruption handler, kick starter for additional CPUs
  801. */
  802. #ifdef CONFIG_SMP
  803. __CPUINIT
  804. .globl restart_int_handler
  805. restart_int_handler:
  806. lg %r15,__LC_SAVE_AREA+120 # load ksp
  807. lghi %r10,__LC_CREGS_SAVE_AREA
  808. lctlg %c0,%c15,0(%r10) # get new ctl regs
  809. lghi %r10,__LC_AREGS_SAVE_AREA
  810. lam %a0,%a15,0(%r10)
  811. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  812. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  813. jg start_secondary
  814. .previous
  815. #else
  816. /*
  817. * If we do not run with SMP enabled, let the new CPU crash ...
  818. */
  819. .globl restart_int_handler
  820. restart_int_handler:
  821. basr %r1,0
  822. restart_base:
  823. lpswe restart_crash-restart_base(%r1)
  824. .align 8
  825. restart_crash:
  826. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  827. restart_go:
  828. #endif
  829. #ifdef CONFIG_CHECK_STACK
  830. /*
  831. * The synchronous or the asynchronous stack overflowed. We are dead.
  832. * No need to properly save the registers, we are going to panic anyway.
  833. * Setup a pt_regs so that show_trace can provide a good call trace.
  834. */
  835. stack_overflow:
  836. lg %r15,__LC_PANIC_STACK # change to panic stack
  837. aghi %r15,-SP_SIZE
  838. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  839. stmg %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  840. la %r1,__LC_SAVE_AREA
  841. chi %r12,__LC_SVC_OLD_PSW
  842. je 0f
  843. chi %r12,__LC_PGM_OLD_PSW
  844. je 0f
  845. la %r1,__LC_SAVE_AREA+32
  846. 0: mvc SP_R12(32,%r15),0(%r1) # move %r12-%r15 to stack
  847. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  848. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  849. la %r2,SP_PTREGS(%r15) # load pt_regs
  850. jg kernel_stack_overflow
  851. #endif
  852. cleanup_table_system_call:
  853. .quad system_call, sysc_do_svc
  854. cleanup_table_sysc_return:
  855. .quad sysc_return, sysc_leave
  856. cleanup_table_sysc_leave:
  857. .quad sysc_leave, sysc_done
  858. cleanup_table_sysc_work_loop:
  859. .quad sysc_work_loop, sysc_work_done
  860. cleanup_table_io_return:
  861. .quad io_return, io_leave
  862. cleanup_table_io_leave:
  863. .quad io_leave, io_done
  864. cleanup_table_io_work_loop:
  865. .quad io_work_loop, io_work_done
  866. cleanup_critical:
  867. clc 8(8,%r12),BASED(cleanup_table_system_call)
  868. jl 0f
  869. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  870. jl cleanup_system_call
  871. 0:
  872. clc 8(8,%r12),BASED(cleanup_table_sysc_return)
  873. jl 0f
  874. clc 8(8,%r12),BASED(cleanup_table_sysc_return+8)
  875. jl cleanup_sysc_return
  876. 0:
  877. clc 8(8,%r12),BASED(cleanup_table_sysc_leave)
  878. jl 0f
  879. clc 8(8,%r12),BASED(cleanup_table_sysc_leave+8)
  880. jl cleanup_sysc_leave
  881. 0:
  882. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop)
  883. jl 0f
  884. clc 8(8,%r12),BASED(cleanup_table_sysc_work_loop+8)
  885. jl cleanup_sysc_return
  886. 0:
  887. clc 8(8,%r12),BASED(cleanup_table_io_return)
  888. jl 0f
  889. clc 8(8,%r12),BASED(cleanup_table_io_return+8)
  890. jl cleanup_io_return
  891. 0:
  892. clc 8(8,%r12),BASED(cleanup_table_io_leave)
  893. jl 0f
  894. clc 8(8,%r12),BASED(cleanup_table_io_leave+8)
  895. jl cleanup_io_leave
  896. 0:
  897. clc 8(8,%r12),BASED(cleanup_table_io_work_loop)
  898. jl 0f
  899. clc 8(8,%r12),BASED(cleanup_table_io_work_loop+8)
  900. jl cleanup_io_return
  901. 0:
  902. br %r14
  903. cleanup_system_call:
  904. mvc __LC_RETURN_PSW(16),0(%r12)
  905. cghi %r12,__LC_MCK_OLD_PSW
  906. je 0f
  907. la %r12,__LC_SAVE_AREA+32
  908. j 1f
  909. 0: la %r12,__LC_SAVE_AREA+64
  910. 1:
  911. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  912. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  913. jh 0f
  914. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  915. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  916. jhe cleanup_vtime
  917. #endif
  918. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  919. jh 0f
  920. mvc __LC_SAVE_AREA(32),0(%r12)
  921. 0: stg %r13,8(%r12)
  922. stg %r12,__LC_SAVE_AREA+96 # argh
  923. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  924. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  925. lg %r12,__LC_SAVE_AREA+96 # argh
  926. stg %r15,24(%r12)
  927. llgh %r7,__LC_SVC_INT_CODE
  928. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  929. cleanup_vtime:
  930. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  931. jhe cleanup_stime
  932. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  933. cleanup_stime:
  934. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  935. jh cleanup_update
  936. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  937. cleanup_update:
  938. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  939. #endif
  940. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  941. la %r12,__LC_RETURN_PSW
  942. br %r14
  943. cleanup_system_call_insn:
  944. .quad sysc_saveall
  945. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  946. .quad system_call
  947. .quad sysc_vtime
  948. .quad sysc_stime
  949. .quad sysc_update
  950. #endif
  951. cleanup_sysc_return:
  952. mvc __LC_RETURN_PSW(8),0(%r12)
  953. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_return)
  954. la %r12,__LC_RETURN_PSW
  955. br %r14
  956. cleanup_sysc_leave:
  957. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn)
  958. je 2f
  959. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  960. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  961. clc 8(8,%r12),BASED(cleanup_sysc_leave_insn+8)
  962. je 2f
  963. #endif
  964. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  965. cghi %r12,__LC_MCK_OLD_PSW
  966. jne 0f
  967. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  968. j 1f
  969. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  970. 1: lmg %r0,%r11,SP_R0(%r15)
  971. lg %r15,SP_R15(%r15)
  972. 2: la %r12,__LC_RETURN_PSW
  973. br %r14
  974. cleanup_sysc_leave_insn:
  975. .quad sysc_done - 4
  976. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  977. .quad sysc_done - 8
  978. #endif
  979. cleanup_io_return:
  980. mvc __LC_RETURN_PSW(8),0(%r12)
  981. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_work_loop)
  982. la %r12,__LC_RETURN_PSW
  983. br %r14
  984. cleanup_io_leave:
  985. clc 8(8,%r12),BASED(cleanup_io_leave_insn)
  986. je 2f
  987. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  988. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  989. clc 8(8,%r12),BASED(cleanup_io_leave_insn+8)
  990. je 2f
  991. #endif
  992. mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  993. cghi %r12,__LC_MCK_OLD_PSW
  994. jne 0f
  995. mvc __LC_SAVE_AREA+64(32),SP_R12(%r15)
  996. j 1f
  997. 0: mvc __LC_SAVE_AREA+32(32),SP_R12(%r15)
  998. 1: lmg %r0,%r11,SP_R0(%r15)
  999. lg %r15,SP_R15(%r15)
  1000. 2: la %r12,__LC_RETURN_PSW
  1001. br %r14
  1002. cleanup_io_leave_insn:
  1003. .quad io_done - 4
  1004. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  1005. .quad io_done - 8
  1006. #endif
  1007. /*
  1008. * Integer constants
  1009. */
  1010. .align 4
  1011. .Lconst:
  1012. .Lnr_syscalls: .long NR_syscalls
  1013. .L0x0130: .short 0x130
  1014. .L0x0140: .short 0x140
  1015. .L0x0150: .short 0x150
  1016. .L0x0160: .short 0x160
  1017. .L0x0170: .short 0x170
  1018. .Lcritical_start:
  1019. .quad __critical_start
  1020. .Lcritical_end:
  1021. .quad __critical_end
  1022. .section .rodata, "a"
  1023. #define SYSCALL(esa,esame,emu) .long esame
  1024. sys_call_table:
  1025. #include "syscalls.S"
  1026. #undef SYSCALL
  1027. #ifdef CONFIG_COMPAT
  1028. #define SYSCALL(esa,esame,emu) .long emu
  1029. sys_call_table_emu:
  1030. #include "syscalls.S"
  1031. #undef SYSCALL
  1032. #endif