entry.S 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133
  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_TRAP = STACK_FRAME_OVERHEAD + __PT_TRAP
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  54. STACK_SIZE = 1 << STACK_SHIFT
  55. #define BASED(name) name-system_call(%r13)
  56. #ifdef CONFIG_TRACE_IRQFLAGS
  57. .macro TRACE_IRQS_ON
  58. l %r1,BASED(.Ltrace_irq_on)
  59. basr %r14,%r1
  60. .endm
  61. .macro TRACE_IRQS_OFF
  62. l %r1,BASED(.Ltrace_irq_off)
  63. basr %r14,%r1
  64. .endm
  65. .macro TRACE_IRQS_CHECK
  66. tm SP_PSW(%r15),0x03 # irqs enabled?
  67. jz 0f
  68. l %r1,BASED(.Ltrace_irq_on)
  69. basr %r14,%r1
  70. j 1f
  71. 0: l %r1,BASED(.Ltrace_irq_off)
  72. basr %r14,%r1
  73. 1:
  74. .endm
  75. #else
  76. #define TRACE_IRQS_ON
  77. #define TRACE_IRQS_OFF
  78. #define TRACE_IRQS_CHECK
  79. #endif
  80. #ifdef CONFIG_LOCKDEP
  81. .macro LOCKDEP_SYS_EXIT
  82. tm SP_PSW+1(%r15),0x01 # returning to user ?
  83. jz 0f
  84. l %r1,BASED(.Llockdep_sys_exit)
  85. basr %r14,%r1
  86. 0:
  87. .endm
  88. #else
  89. #define LOCKDEP_SYS_EXIT
  90. #endif
  91. /*
  92. * Register usage in interrupt handlers:
  93. * R9 - pointer to current task structure
  94. * R13 - pointer to literal pool
  95. * R14 - return register for function calls
  96. * R15 - kernel stack pointer
  97. */
  98. .macro STORE_TIMER lc_offset
  99. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  100. stpt \lc_offset
  101. #endif
  102. .endm
  103. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  104. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  105. lm %r10,%r11,\lc_from
  106. sl %r10,\lc_to
  107. sl %r11,\lc_to+4
  108. bc 3,BASED(0f)
  109. sl %r10,BASED(.Lc_1)
  110. 0: al %r10,\lc_sum
  111. al %r11,\lc_sum+4
  112. bc 12,BASED(1f)
  113. al %r10,BASED(.Lc_1)
  114. 1: stm %r10,%r11,\lc_sum
  115. .endm
  116. #endif
  117. .macro SAVE_ALL_BASE savearea
  118. stm %r12,%r15,\savearea
  119. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  120. .endm
  121. .macro SAVE_ALL_SVC psworg,savearea
  122. la %r12,\psworg
  123. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  124. .endm
  125. .macro SAVE_ALL_SYNC psworg,savearea
  126. la %r12,\psworg
  127. tm \psworg+1,0x01 # test problem state bit
  128. bz BASED(2f) # skip stack setup save
  129. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  130. #ifdef CONFIG_CHECK_STACK
  131. b BASED(3f)
  132. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  133. bz BASED(stack_overflow)
  134. 3:
  135. #endif
  136. 2:
  137. .endm
  138. .macro SAVE_ALL_ASYNC psworg,savearea
  139. la %r12,\psworg
  140. tm \psworg+1,0x01 # test problem state bit
  141. bnz BASED(1f) # from user -> load async stack
  142. clc \psworg+4(4),BASED(.Lcritical_end)
  143. bhe BASED(0f)
  144. clc \psworg+4(4),BASED(.Lcritical_start)
  145. bl BASED(0f)
  146. l %r14,BASED(.Lcleanup_critical)
  147. basr %r14,%r14
  148. tm 1(%r12),0x01 # retest problem state after cleanup
  149. bnz BASED(1f)
  150. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  151. slr %r14,%r15
  152. sra %r14,STACK_SHIFT
  153. be BASED(2f)
  154. 1: l %r15,__LC_ASYNC_STACK
  155. #ifdef CONFIG_CHECK_STACK
  156. b BASED(3f)
  157. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  158. bz BASED(stack_overflow)
  159. 3:
  160. #endif
  161. 2:
  162. .endm
  163. .macro CREATE_STACK_FRAME psworg,savearea
  164. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  165. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  166. la %r12,\psworg
  167. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  168. icm %r12,12,__LC_SVC_ILC
  169. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  170. st %r12,SP_ILC(%r15)
  171. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  172. la %r12,0
  173. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  174. .endm
  175. .macro RESTORE_ALL psworg,sync
  176. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  177. .if !\sync
  178. ni \psworg+1,0xfd # clear wait state bit
  179. .endif
  180. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  181. STORE_TIMER __LC_EXIT_TIMER
  182. lpsw \psworg # back to caller
  183. .endm
  184. /*
  185. * Scheduler resume function, called by switch_to
  186. * gpr2 = (task_struct *) prev
  187. * gpr3 = (task_struct *) next
  188. * Returns:
  189. * gpr2 = prev
  190. */
  191. .globl __switch_to
  192. __switch_to:
  193. basr %r1,0
  194. __switch_to_base:
  195. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  196. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  197. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  198. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  199. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  200. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  201. __switch_to_noper:
  202. l %r4,__THREAD_info(%r2) # get thread_info of prev
  203. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  204. bz __switch_to_no_mcck-__switch_to_base(%r1)
  205. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  206. l %r4,__THREAD_info(%r3) # get thread_info of next
  207. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  208. __switch_to_no_mcck:
  209. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  210. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  211. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  212. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  213. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  214. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  215. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  216. st %r3,__LC_THREAD_INFO
  217. ahi %r3,STACK_SIZE
  218. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  219. br %r14
  220. __critical_start:
  221. /*
  222. * SVC interrupt handler routine. System calls are synchronous events and
  223. * are executed with interrupts enabled.
  224. */
  225. .globl system_call
  226. system_call:
  227. STORE_TIMER __LC_SYNC_ENTER_TIMER
  228. sysc_saveall:
  229. SAVE_ALL_BASE __LC_SAVE_AREA
  230. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  231. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  232. lh %r7,0x8a # get svc number from lowcore
  233. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  234. sysc_vtime:
  235. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  236. sysc_stime:
  237. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  238. sysc_update:
  239. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  240. #endif
  241. sysc_do_svc:
  242. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  243. sla %r7,2 # *4 and test for svc 0
  244. bnz BASED(sysc_nr_ok) # svc number > 0
  245. # svc 0: system call number in %r1
  246. cl %r1,BASED(.Lnr_syscalls)
  247. bnl BASED(sysc_nr_ok)
  248. lr %r7,%r1 # copy svc number to %r7
  249. sla %r7,2 # *4
  250. sysc_nr_ok:
  251. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  252. sysc_do_restart:
  253. l %r8,BASED(.Lsysc_table)
  254. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  255. l %r8,0(%r7,%r8) # get system call addr.
  256. bnz BASED(sysc_tracesys)
  257. basr %r14,%r8 # call sys_xxxx
  258. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  259. sysc_return:
  260. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  261. bnz BASED(sysc_work) # there is work to do (signals etc.)
  262. sysc_restore:
  263. #ifdef CONFIG_TRACE_IRQFLAGS
  264. la %r1,BASED(sysc_restore_trace_psw)
  265. lpsw 0(%r1)
  266. sysc_restore_trace:
  267. TRACE_IRQS_CHECK
  268. LOCKDEP_SYS_EXIT
  269. #endif
  270. sysc_leave:
  271. RESTORE_ALL __LC_RETURN_PSW,1
  272. sysc_done:
  273. #ifdef CONFIG_TRACE_IRQFLAGS
  274. .align 8
  275. .globl sysc_restore_trace_psw
  276. sysc_restore_trace_psw:
  277. .long 0, sysc_restore_trace + 0x80000000
  278. #endif
  279. #
  280. # recheck if there is more work to do
  281. #
  282. sysc_work_loop:
  283. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  284. bz BASED(sysc_restore) # there is no work to do
  285. #
  286. # One of the work bits is on. Find out which one.
  287. #
  288. sysc_work:
  289. tm SP_PSW+1(%r15),0x01 # returning to user ?
  290. bno BASED(sysc_restore)
  291. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  292. bo BASED(sysc_mcck_pending)
  293. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  294. bo BASED(sysc_reschedule)
  295. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  296. bnz BASED(sysc_sigpending)
  297. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  298. bnz BASED(sysc_notify_resume)
  299. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  300. bo BASED(sysc_restart)
  301. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  302. bo BASED(sysc_singlestep)
  303. b BASED(sysc_restore)
  304. sysc_work_done:
  305. #
  306. # _TIF_NEED_RESCHED is set, call schedule
  307. #
  308. sysc_reschedule:
  309. l %r1,BASED(.Lschedule)
  310. la %r14,BASED(sysc_work_loop)
  311. br %r1 # call scheduler
  312. #
  313. # _TIF_MCCK_PENDING is set, call handler
  314. #
  315. sysc_mcck_pending:
  316. l %r1,BASED(.Ls390_handle_mcck)
  317. la %r14,BASED(sysc_work_loop)
  318. br %r1 # TIF bit will be cleared by handler
  319. #
  320. # _TIF_SIGPENDING is set, call do_signal
  321. #
  322. sysc_sigpending:
  323. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  324. la %r2,SP_PTREGS(%r15) # load pt_regs
  325. l %r1,BASED(.Ldo_signal)
  326. basr %r14,%r1 # call do_signal
  327. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  328. bo BASED(sysc_restart)
  329. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  330. bo BASED(sysc_singlestep)
  331. b BASED(sysc_work_loop)
  332. #
  333. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  334. #
  335. sysc_notify_resume:
  336. la %r2,SP_PTREGS(%r15) # load pt_regs
  337. l %r1,BASED(.Ldo_notify_resume)
  338. la %r14,BASED(sysc_work_loop)
  339. br %r1 # call do_notify_resume
  340. #
  341. # _TIF_RESTART_SVC is set, set up registers and restart svc
  342. #
  343. sysc_restart:
  344. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  345. l %r7,SP_R2(%r15) # load new svc number
  346. sla %r7,2
  347. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  348. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  349. b BASED(sysc_do_restart) # restart svc
  350. #
  351. # _TIF_SINGLE_STEP is set, call do_single_step
  352. #
  353. sysc_singlestep:
  354. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  355. mvi SP_TRAP+1(%r15),0x28 # set trap indication to pgm check
  356. la %r2,SP_PTREGS(%r15) # address of register-save area
  357. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  358. la %r14,BASED(sysc_return) # load adr. of system return
  359. br %r1 # branch to do_single_step
  360. #
  361. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  362. # and after the system call
  363. #
  364. sysc_tracesys:
  365. l %r1,BASED(.Ltrace_entry)
  366. la %r2,SP_PTREGS(%r15) # load pt_regs
  367. la %r3,0
  368. srl %r7,2
  369. st %r7,SP_R2(%r15)
  370. basr %r14,%r1
  371. cl %r2,BASED(.Lnr_syscalls)
  372. bnl BASED(sysc_tracenogo)
  373. l %r8,BASED(.Lsysc_table)
  374. lr %r7,%r2
  375. sll %r7,2 # *4
  376. l %r8,0(%r7,%r8)
  377. sysc_tracego:
  378. lm %r3,%r6,SP_R3(%r15)
  379. l %r2,SP_ORIG_R2(%r15)
  380. basr %r14,%r8 # call sys_xxx
  381. st %r2,SP_R2(%r15) # store return value
  382. sysc_tracenogo:
  383. tm __TI_flags+3(%r9),(_TIF_SYSCALL_TRACE|_TIF_SYSCALL_AUDIT)
  384. bz BASED(sysc_return)
  385. l %r1,BASED(.Ltrace_exit)
  386. la %r2,SP_PTREGS(%r15) # load pt_regs
  387. la %r14,BASED(sysc_return)
  388. br %r1
  389. #
  390. # a new process exits the kernel with ret_from_fork
  391. #
  392. .globl ret_from_fork
  393. ret_from_fork:
  394. l %r13,__LC_SVC_NEW_PSW+4
  395. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  396. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  397. bo BASED(0f)
  398. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  399. 0: l %r1,BASED(.Lschedtail)
  400. basr %r14,%r1
  401. TRACE_IRQS_ON
  402. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  403. b BASED(sysc_return)
  404. #
  405. # kernel_execve function needs to deal with pt_regs that is not
  406. # at the usual place
  407. #
  408. .globl kernel_execve
  409. kernel_execve:
  410. stm %r12,%r15,48(%r15)
  411. lr %r14,%r15
  412. l %r13,__LC_SVC_NEW_PSW+4
  413. s %r15,BASED(.Lc_spsize)
  414. st %r14,__SF_BACKCHAIN(%r15)
  415. la %r12,SP_PTREGS(%r15)
  416. xc 0(__PT_SIZE,%r12),0(%r12)
  417. l %r1,BASED(.Ldo_execve)
  418. lr %r5,%r12
  419. basr %r14,%r1
  420. ltr %r2,%r2
  421. be BASED(0f)
  422. a %r15,BASED(.Lc_spsize)
  423. lm %r12,%r15,48(%r15)
  424. br %r14
  425. # execve succeeded.
  426. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  427. l %r15,__LC_KERNEL_STACK # load ksp
  428. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  429. l %r9,__LC_THREAD_INFO
  430. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  431. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  432. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  433. l %r1,BASED(.Lexecve_tail)
  434. basr %r14,%r1
  435. b BASED(sysc_return)
  436. /*
  437. * Program check handler routine
  438. */
  439. .globl pgm_check_handler
  440. pgm_check_handler:
  441. /*
  442. * First we need to check for a special case:
  443. * Single stepping an instruction that disables the PER event mask will
  444. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  445. * For a single stepped SVC the program check handler gets control after
  446. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  447. * then handle the PER event. Therefore we update the SVC old PSW to point
  448. * to the pgm_check_handler and branch to the SVC handler after we checked
  449. * if we have to load the kernel stack register.
  450. * For every other possible cause for PER event without the PER mask set
  451. * we just ignore the PER event (FIXME: is there anything we have to do
  452. * for LPSW?).
  453. */
  454. STORE_TIMER __LC_SYNC_ENTER_TIMER
  455. SAVE_ALL_BASE __LC_SAVE_AREA
  456. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  457. bnz BASED(pgm_per) # got per exception -> special case
  458. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  459. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  460. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  461. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  462. bz BASED(pgm_no_vtime)
  463. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  464. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  465. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  466. pgm_no_vtime:
  467. #endif
  468. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  469. TRACE_IRQS_OFF
  470. l %r3,__LC_PGM_ILC # load program interruption code
  471. la %r8,0x7f
  472. nr %r8,%r3
  473. pgm_do_call:
  474. l %r7,BASED(.Ljump_table)
  475. sll %r8,2
  476. l %r7,0(%r8,%r7) # load address of handler routine
  477. la %r2,SP_PTREGS(%r15) # address of register-save area
  478. la %r14,BASED(sysc_return)
  479. br %r7 # branch to interrupt-handler
  480. #
  481. # handle per exception
  482. #
  483. pgm_per:
  484. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  485. bnz BASED(pgm_per_std) # ok, normal per event from user space
  486. # ok its one of the special cases, now we need to find out which one
  487. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  488. be BASED(pgm_svcper)
  489. # no interesting special case, ignore PER event
  490. lm %r12,%r15,__LC_SAVE_AREA
  491. lpsw 0x28
  492. #
  493. # Normal per exception
  494. #
  495. pgm_per_std:
  496. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  497. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  498. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  499. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  500. bz BASED(pgm_no_vtime2)
  501. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  502. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  503. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  504. pgm_no_vtime2:
  505. #endif
  506. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  507. TRACE_IRQS_OFF
  508. l %r1,__TI_task(%r9)
  509. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  510. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  511. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  512. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  513. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  514. bz BASED(kernel_per)
  515. l %r3,__LC_PGM_ILC # load program interruption code
  516. la %r8,0x7f
  517. nr %r8,%r3 # clear per-event-bit and ilc
  518. be BASED(sysc_return) # only per or per+check ?
  519. b BASED(pgm_do_call)
  520. #
  521. # it was a single stepped SVC that is causing all the trouble
  522. #
  523. pgm_svcper:
  524. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  525. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  526. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  527. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  528. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  529. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  530. #endif
  531. lh %r7,0x8a # get svc number from lowcore
  532. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  533. TRACE_IRQS_OFF
  534. l %r1,__TI_task(%r9)
  535. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  536. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  537. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  538. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  539. TRACE_IRQS_ON
  540. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  541. b BASED(sysc_do_svc)
  542. #
  543. # per was called from kernel, must be kprobes
  544. #
  545. kernel_per:
  546. mvi SP_TRAP+1(%r15),0x28 # set trap indication to pgm check
  547. la %r2,SP_PTREGS(%r15) # address of register-save area
  548. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  549. la %r14,BASED(sysc_restore)# load adr. of system return
  550. br %r1 # branch to do_single_step
  551. /*
  552. * IO interrupt handler routine
  553. */
  554. .globl io_int_handler
  555. io_int_handler:
  556. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  557. stck __LC_INT_CLOCK
  558. SAVE_ALL_BASE __LC_SAVE_AREA+16
  559. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  560. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  561. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  562. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  563. bz BASED(io_no_vtime)
  564. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  565. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  566. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  567. io_no_vtime:
  568. #endif
  569. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  570. TRACE_IRQS_OFF
  571. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  572. la %r2,SP_PTREGS(%r15) # address of register-save area
  573. basr %r14,%r1 # branch to standard irq handler
  574. io_return:
  575. tm __TI_flags+3(%r9),_TIF_WORK_INT
  576. bnz BASED(io_work) # there is work to do (signals etc.)
  577. io_restore:
  578. #ifdef CONFIG_TRACE_IRQFLAGS
  579. la %r1,BASED(io_restore_trace_psw)
  580. lpsw 0(%r1)
  581. io_restore_trace:
  582. TRACE_IRQS_CHECK
  583. LOCKDEP_SYS_EXIT
  584. #endif
  585. io_leave:
  586. RESTORE_ALL __LC_RETURN_PSW,0
  587. io_done:
  588. #ifdef CONFIG_TRACE_IRQFLAGS
  589. .align 8
  590. .globl io_restore_trace_psw
  591. io_restore_trace_psw:
  592. .long 0, io_restore_trace + 0x80000000
  593. #endif
  594. #
  595. # switch to kernel stack, then check the TIF bits
  596. #
  597. io_work:
  598. tm SP_PSW+1(%r15),0x01 # returning to user ?
  599. #ifndef CONFIG_PREEMPT
  600. bno BASED(io_restore) # no-> skip resched & signal
  601. #else
  602. bnz BASED(io_work_user) # no -> check for preemptive scheduling
  603. # check for preemptive scheduling
  604. icm %r0,15,__TI_precount(%r9)
  605. bnz BASED(io_restore) # preemption disabled
  606. l %r1,SP_R15(%r15)
  607. s %r1,BASED(.Lc_spsize)
  608. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  609. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  610. lr %r15,%r1
  611. io_resume_loop:
  612. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  613. bno BASED(io_restore)
  614. l %r1,BASED(.Lpreempt_schedule_irq)
  615. la %r14,BASED(io_resume_loop)
  616. br %r1 # call schedule
  617. #endif
  618. io_work_user:
  619. l %r1,__LC_KERNEL_STACK
  620. s %r1,BASED(.Lc_spsize)
  621. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  622. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  623. lr %r15,%r1
  624. #
  625. # One of the work bits is on. Find out which one.
  626. # Checked are: _TIF_SIGPENDING, _TIF_NEED_RESCHED
  627. # and _TIF_MCCK_PENDING
  628. #
  629. io_work_loop:
  630. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  631. bo BASED(io_mcck_pending)
  632. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  633. bo BASED(io_reschedule)
  634. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  635. bnz BASED(io_sigpending)
  636. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  637. bnz BASED(io_notify_resume)
  638. b BASED(io_restore)
  639. io_work_done:
  640. #
  641. # _TIF_MCCK_PENDING is set, call handler
  642. #
  643. io_mcck_pending:
  644. l %r1,BASED(.Ls390_handle_mcck)
  645. basr %r14,%r1 # TIF bit will be cleared by handler
  646. b BASED(io_work_loop)
  647. #
  648. # _TIF_NEED_RESCHED is set, call schedule
  649. #
  650. io_reschedule:
  651. TRACE_IRQS_ON
  652. l %r1,BASED(.Lschedule)
  653. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  654. basr %r14,%r1 # call scheduler
  655. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  656. TRACE_IRQS_OFF
  657. tm __TI_flags+3(%r9),_TIF_WORK_INT
  658. bz BASED(io_restore) # there is no work to do
  659. b BASED(io_work_loop)
  660. #
  661. # _TIF_SIGPENDING is set, call do_signal
  662. #
  663. io_sigpending:
  664. TRACE_IRQS_ON
  665. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  666. la %r2,SP_PTREGS(%r15) # load pt_regs
  667. l %r1,BASED(.Ldo_signal)
  668. basr %r14,%r1 # call do_signal
  669. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  670. TRACE_IRQS_OFF
  671. b BASED(io_work_loop)
  672. #
  673. # _TIF_SIGPENDING is set, call do_signal
  674. #
  675. io_notify_resume:
  676. TRACE_IRQS_ON
  677. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  678. la %r2,SP_PTREGS(%r15) # load pt_regs
  679. l %r1,BASED(.Ldo_notify_resume)
  680. basr %r14,%r1 # call do_signal
  681. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  682. TRACE_IRQS_OFF
  683. b BASED(io_work_loop)
  684. /*
  685. * External interrupt handler routine
  686. */
  687. .globl ext_int_handler
  688. ext_int_handler:
  689. STORE_TIMER __LC_ASYNC_ENTER_TIMER
  690. stck __LC_INT_CLOCK
  691. SAVE_ALL_BASE __LC_SAVE_AREA+16
  692. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  693. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  694. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  695. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  696. bz BASED(ext_no_vtime)
  697. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  698. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  699. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  700. ext_no_vtime:
  701. #endif
  702. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  703. TRACE_IRQS_OFF
  704. la %r2,SP_PTREGS(%r15) # address of register-save area
  705. lh %r3,__LC_EXT_INT_CODE # get interruption code
  706. l %r1,BASED(.Ldo_extint)
  707. basr %r14,%r1
  708. b BASED(io_return)
  709. __critical_end:
  710. /*
  711. * Machine check handler routines
  712. */
  713. .globl mcck_int_handler
  714. mcck_int_handler:
  715. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  716. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  717. SAVE_ALL_BASE __LC_SAVE_AREA+32
  718. la %r12,__LC_MCK_OLD_PSW
  719. tm __LC_MCCK_CODE,0x80 # system damage?
  720. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  721. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  722. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  723. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  724. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  725. bo BASED(1f)
  726. la %r14,__LC_SYNC_ENTER_TIMER
  727. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  728. bl BASED(0f)
  729. la %r14,__LC_ASYNC_ENTER_TIMER
  730. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  731. bl BASED(0f)
  732. la %r14,__LC_EXIT_TIMER
  733. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  734. bl BASED(0f)
  735. la %r14,__LC_LAST_UPDATE_TIMER
  736. 0: spt 0(%r14)
  737. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  738. 1:
  739. #endif
  740. tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  741. bno BASED(mcck_int_main) # no -> skip cleanup critical
  742. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  743. bnz BASED(mcck_int_main) # from user -> load async stack
  744. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  745. bhe BASED(mcck_int_main)
  746. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  747. bl BASED(mcck_int_main)
  748. l %r14,BASED(.Lcleanup_critical)
  749. basr %r14,%r14
  750. mcck_int_main:
  751. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  752. slr %r14,%r15
  753. sra %r14,PAGE_SHIFT
  754. be BASED(0f)
  755. l %r15,__LC_PANIC_STACK # load panic stack
  756. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  757. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  758. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  759. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  760. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  761. bz BASED(mcck_no_vtime)
  762. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  763. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  764. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  765. mcck_no_vtime:
  766. #endif
  767. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  768. la %r2,SP_PTREGS(%r15) # load pt_regs
  769. l %r1,BASED(.Ls390_mcck)
  770. basr %r14,%r1 # call machine check handler
  771. tm SP_PSW+1(%r15),0x01 # returning to user ?
  772. bno BASED(mcck_return)
  773. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  774. s %r1,BASED(.Lc_spsize)
  775. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  776. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  777. lr %r15,%r1
  778. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  779. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  780. bno BASED(mcck_return)
  781. TRACE_IRQS_OFF
  782. l %r1,BASED(.Ls390_handle_mcck)
  783. basr %r14,%r1 # call machine check handler
  784. TRACE_IRQS_ON
  785. mcck_return:
  786. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  787. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  788. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  789. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  790. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  791. bno BASED(0f)
  792. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  793. stpt __LC_EXIT_TIMER
  794. lpsw __LC_RETURN_MCCK_PSW # back to caller
  795. 0:
  796. #endif
  797. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  798. lpsw __LC_RETURN_MCCK_PSW # back to caller
  799. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  800. /*
  801. * Restart interruption handler, kick starter for additional CPUs
  802. */
  803. #ifdef CONFIG_SMP
  804. __CPUINIT
  805. .globl restart_int_handler
  806. restart_int_handler:
  807. l %r15,__LC_SAVE_AREA+60 # load ksp
  808. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  809. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  810. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  811. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  812. basr %r14,0
  813. l %r14,restart_addr-.(%r14)
  814. br %r14 # branch to start_secondary
  815. restart_addr:
  816. .long start_secondary
  817. .previous
  818. #else
  819. /*
  820. * If we do not run with SMP enabled, let the new CPU crash ...
  821. */
  822. .globl restart_int_handler
  823. restart_int_handler:
  824. basr %r1,0
  825. restart_base:
  826. lpsw restart_crash-restart_base(%r1)
  827. .align 8
  828. restart_crash:
  829. .long 0x000a0000,0x00000000
  830. restart_go:
  831. #endif
  832. #ifdef CONFIG_CHECK_STACK
  833. /*
  834. * The synchronous or the asynchronous stack overflowed. We are dead.
  835. * No need to properly save the registers, we are going to panic anyway.
  836. * Setup a pt_regs so that show_trace can provide a good call trace.
  837. */
  838. stack_overflow:
  839. l %r15,__LC_PANIC_STACK # change to panic stack
  840. sl %r15,BASED(.Lc_spsize)
  841. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  842. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  843. la %r1,__LC_SAVE_AREA
  844. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  845. be BASED(0f)
  846. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  847. be BASED(0f)
  848. la %r1,__LC_SAVE_AREA+16
  849. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  850. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  851. l %r1,BASED(1f) # branch to kernel_stack_overflow
  852. la %r2,SP_PTREGS(%r15) # load pt_regs
  853. br %r1
  854. 1: .long kernel_stack_overflow
  855. #endif
  856. cleanup_table_system_call:
  857. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  858. cleanup_table_sysc_return:
  859. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  860. cleanup_table_sysc_leave:
  861. .long sysc_leave + 0x80000000, sysc_done + 0x80000000
  862. cleanup_table_sysc_work_loop:
  863. .long sysc_work_loop + 0x80000000, sysc_work_done + 0x80000000
  864. cleanup_table_io_return:
  865. .long io_return + 0x80000000, io_leave + 0x80000000
  866. cleanup_table_io_leave:
  867. .long io_leave + 0x80000000, io_done + 0x80000000
  868. cleanup_table_io_work_loop:
  869. .long io_work_loop + 0x80000000, io_work_done + 0x80000000
  870. cleanup_critical:
  871. clc 4(4,%r12),BASED(cleanup_table_system_call)
  872. bl BASED(0f)
  873. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  874. bl BASED(cleanup_system_call)
  875. 0:
  876. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  877. bl BASED(0f)
  878. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  879. bl BASED(cleanup_sysc_return)
  880. 0:
  881. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  882. bl BASED(0f)
  883. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  884. bl BASED(cleanup_sysc_leave)
  885. 0:
  886. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  887. bl BASED(0f)
  888. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  889. bl BASED(cleanup_sysc_return)
  890. 0:
  891. clc 4(4,%r12),BASED(cleanup_table_io_return)
  892. bl BASED(0f)
  893. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  894. bl BASED(cleanup_io_return)
  895. 0:
  896. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  897. bl BASED(0f)
  898. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  899. bl BASED(cleanup_io_leave)
  900. 0:
  901. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  902. bl BASED(0f)
  903. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  904. bl BASED(cleanup_io_return)
  905. 0:
  906. br %r14
  907. cleanup_system_call:
  908. mvc __LC_RETURN_PSW(8),0(%r12)
  909. c %r12,BASED(.Lmck_old_psw)
  910. be BASED(0f)
  911. la %r12,__LC_SAVE_AREA+16
  912. b BASED(1f)
  913. 0: la %r12,__LC_SAVE_AREA+32
  914. 1:
  915. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  916. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  917. bh BASED(0f)
  918. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  919. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  920. bhe BASED(cleanup_vtime)
  921. #endif
  922. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  923. bh BASED(0f)
  924. mvc __LC_SAVE_AREA(16),0(%r12)
  925. 0: st %r13,4(%r12)
  926. st %r12,__LC_SAVE_AREA+48 # argh
  927. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  928. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  929. l %r12,__LC_SAVE_AREA+48 # argh
  930. st %r15,12(%r12)
  931. lh %r7,0x8a
  932. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  933. cleanup_vtime:
  934. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  935. bhe BASED(cleanup_stime)
  936. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  937. cleanup_stime:
  938. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  939. bh BASED(cleanup_update)
  940. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  941. cleanup_update:
  942. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  943. #endif
  944. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  945. la %r12,__LC_RETURN_PSW
  946. br %r14
  947. cleanup_system_call_insn:
  948. .long sysc_saveall + 0x80000000
  949. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  950. .long system_call + 0x80000000
  951. .long sysc_vtime + 0x80000000
  952. .long sysc_stime + 0x80000000
  953. .long sysc_update + 0x80000000
  954. #endif
  955. cleanup_sysc_return:
  956. mvc __LC_RETURN_PSW(4),0(%r12)
  957. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  958. la %r12,__LC_RETURN_PSW
  959. br %r14
  960. cleanup_sysc_leave:
  961. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  962. be BASED(2f)
  963. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  964. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  965. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  966. be BASED(2f)
  967. #endif
  968. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  969. c %r12,BASED(.Lmck_old_psw)
  970. bne BASED(0f)
  971. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  972. b BASED(1f)
  973. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  974. 1: lm %r0,%r11,SP_R0(%r15)
  975. l %r15,SP_R15(%r15)
  976. 2: la %r12,__LC_RETURN_PSW
  977. br %r14
  978. cleanup_sysc_leave_insn:
  979. .long sysc_done - 4 + 0x80000000
  980. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  981. .long sysc_done - 8 + 0x80000000
  982. #endif
  983. cleanup_io_return:
  984. mvc __LC_RETURN_PSW(4),0(%r12)
  985. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  986. la %r12,__LC_RETURN_PSW
  987. br %r14
  988. cleanup_io_leave:
  989. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  990. be BASED(2f)
  991. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  992. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  993. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  994. be BASED(2f)
  995. #endif
  996. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  997. c %r12,BASED(.Lmck_old_psw)
  998. bne BASED(0f)
  999. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  1000. b BASED(1f)
  1001. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  1002. 1: lm %r0,%r11,SP_R0(%r15)
  1003. l %r15,SP_R15(%r15)
  1004. 2: la %r12,__LC_RETURN_PSW
  1005. br %r14
  1006. cleanup_io_leave_insn:
  1007. .long io_done - 4 + 0x80000000
  1008. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  1009. .long io_done - 8 + 0x80000000
  1010. #endif
  1011. /*
  1012. * Integer constants
  1013. */
  1014. .align 4
  1015. .Lc_spsize: .long SP_SIZE
  1016. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  1017. .Lnr_syscalls: .long NR_syscalls
  1018. .L0x018: .short 0x018
  1019. .L0x020: .short 0x020
  1020. .L0x028: .short 0x028
  1021. .L0x030: .short 0x030
  1022. .L0x038: .short 0x038
  1023. .Lc_1: .long 1
  1024. /*
  1025. * Symbol constants
  1026. */
  1027. .Ls390_mcck: .long s390_do_machine_check
  1028. .Ls390_handle_mcck:
  1029. .long s390_handle_mcck
  1030. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  1031. .Ldo_IRQ: .long do_IRQ
  1032. .Ldo_extint: .long do_extint
  1033. .Ldo_signal: .long do_signal
  1034. .Ldo_notify_resume:
  1035. .long do_notify_resume
  1036. .Lhandle_per: .long do_single_step
  1037. .Ldo_execve: .long do_execve
  1038. .Lexecve_tail: .long execve_tail
  1039. .Ljump_table: .long pgm_check_table
  1040. .Lschedule: .long schedule
  1041. #ifdef CONFIG_PREEMPT
  1042. .Lpreempt_schedule_irq:
  1043. .long preempt_schedule_irq
  1044. #endif
  1045. .Ltrace_entry: .long do_syscall_trace_enter
  1046. .Ltrace_exit: .long do_syscall_trace_exit
  1047. .Lschedtail: .long schedule_tail
  1048. .Lsysc_table: .long sys_call_table
  1049. #ifdef CONFIG_TRACE_IRQFLAGS
  1050. .Ltrace_irq_on: .long trace_hardirqs_on
  1051. .Ltrace_irq_off:
  1052. .long trace_hardirqs_off
  1053. .Llockdep_sys_exit:
  1054. .long lockdep_sys_exit
  1055. #endif
  1056. .Lcritical_start:
  1057. .long __critical_start + 0x80000000
  1058. .Lcritical_end:
  1059. .long __critical_end + 0x80000000
  1060. .Lcleanup_critical:
  1061. .long cleanup_critical
  1062. .section .rodata, "a"
  1063. #define SYSCALL(esa,esame,emu) .long esa
  1064. sys_call_table:
  1065. #include "syscalls.S"
  1066. #undef SYSCALL