system.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/kernel.h>
  13. #include <asm/types.h>
  14. #include <asm/ptrace.h>
  15. #include <asm/setup.h>
  16. #include <asm/processor.h>
  17. #include <asm/lowcore.h>
  18. #ifdef __KERNEL__
  19. struct task_struct;
  20. extern struct task_struct *__switch_to(void *, void *);
  21. static inline void save_fp_regs(s390_fp_regs *fpregs)
  22. {
  23. asm volatile(
  24. " std 0,8(%1)\n"
  25. " std 2,24(%1)\n"
  26. " std 4,40(%1)\n"
  27. " std 6,56(%1)"
  28. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  29. if (!MACHINE_HAS_IEEE)
  30. return;
  31. asm volatile(
  32. " stfpc 0(%1)\n"
  33. " std 1,16(%1)\n"
  34. " std 3,32(%1)\n"
  35. " std 5,48(%1)\n"
  36. " std 7,64(%1)\n"
  37. " std 8,72(%1)\n"
  38. " std 9,80(%1)\n"
  39. " std 10,88(%1)\n"
  40. " std 11,96(%1)\n"
  41. " std 12,104(%1)\n"
  42. " std 13,112(%1)\n"
  43. " std 14,120(%1)\n"
  44. " std 15,128(%1)\n"
  45. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  46. }
  47. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  48. {
  49. asm volatile(
  50. " ld 0,8(%0)\n"
  51. " ld 2,24(%0)\n"
  52. " ld 4,40(%0)\n"
  53. " ld 6,56(%0)"
  54. : : "a" (fpregs), "m" (*fpregs));
  55. if (!MACHINE_HAS_IEEE)
  56. return;
  57. asm volatile(
  58. " lfpc 0(%0)\n"
  59. " ld 1,16(%0)\n"
  60. " ld 3,32(%0)\n"
  61. " ld 5,48(%0)\n"
  62. " ld 7,64(%0)\n"
  63. " ld 8,72(%0)\n"
  64. " ld 9,80(%0)\n"
  65. " ld 10,88(%0)\n"
  66. " ld 11,96(%0)\n"
  67. " ld 12,104(%0)\n"
  68. " ld 13,112(%0)\n"
  69. " ld 14,120(%0)\n"
  70. " ld 15,128(%0)\n"
  71. : : "a" (fpregs), "m" (*fpregs));
  72. }
  73. static inline void save_access_regs(unsigned int *acrs)
  74. {
  75. asm volatile("stam 0,15,0(%0)" : : "a" (acrs) : "memory");
  76. }
  77. static inline void restore_access_regs(unsigned int *acrs)
  78. {
  79. asm volatile("lam 0,15,0(%0)" : : "a" (acrs));
  80. }
  81. #define switch_to(prev,next,last) do { \
  82. if (prev == next) \
  83. break; \
  84. save_fp_regs(&prev->thread.fp_regs); \
  85. restore_fp_regs(&next->thread.fp_regs); \
  86. save_access_regs(&prev->thread.acrs[0]); \
  87. restore_access_regs(&next->thread.acrs[0]); \
  88. prev = __switch_to(prev,next); \
  89. } while (0)
  90. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  91. extern void account_vtime(struct task_struct *);
  92. extern void account_tick_vtime(struct task_struct *);
  93. extern void account_system_vtime(struct task_struct *);
  94. #else
  95. #define account_vtime(x) do { /* empty */ } while (0)
  96. #endif
  97. #ifdef CONFIG_PFAULT
  98. extern void pfault_irq_init(void);
  99. extern int pfault_init(void);
  100. extern void pfault_fini(void);
  101. #else /* CONFIG_PFAULT */
  102. #define pfault_irq_init() do { } while (0)
  103. #define pfault_init() ({-1;})
  104. #define pfault_fini() do { } while (0)
  105. #endif /* CONFIG_PFAULT */
  106. #ifdef CONFIG_PAGE_STATES
  107. extern void cmma_init(void);
  108. #else
  109. static inline void cmma_init(void) { }
  110. #endif
  111. #define finish_arch_switch(prev) do { \
  112. set_fs(current->thread.mm_segment); \
  113. account_vtime(prev); \
  114. } while (0)
  115. #define nop() asm volatile("nop")
  116. #define xchg(ptr,x) \
  117. ({ \
  118. __typeof__(*(ptr)) __ret; \
  119. __ret = (__typeof__(*(ptr))) \
  120. __xchg((unsigned long)(x), (void *)(ptr),sizeof(*(ptr))); \
  121. __ret; \
  122. })
  123. extern void __xchg_called_with_bad_pointer(void);
  124. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  125. {
  126. unsigned long addr, old;
  127. int shift;
  128. switch (size) {
  129. case 1:
  130. addr = (unsigned long) ptr;
  131. shift = (3 ^ (addr & 3)) << 3;
  132. addr ^= addr & 3;
  133. asm volatile(
  134. " l %0,0(%4)\n"
  135. "0: lr 0,%0\n"
  136. " nr 0,%3\n"
  137. " or 0,%2\n"
  138. " cs %0,0,0(%4)\n"
  139. " jl 0b\n"
  140. : "=&d" (old), "=m" (*(int *) addr)
  141. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  142. "m" (*(int *) addr) : "memory", "cc", "0");
  143. return old >> shift;
  144. case 2:
  145. addr = (unsigned long) ptr;
  146. shift = (2 ^ (addr & 2)) << 3;
  147. addr ^= addr & 2;
  148. asm volatile(
  149. " l %0,0(%4)\n"
  150. "0: lr 0,%0\n"
  151. " nr 0,%3\n"
  152. " or 0,%2\n"
  153. " cs %0,0,0(%4)\n"
  154. " jl 0b\n"
  155. : "=&d" (old), "=m" (*(int *) addr)
  156. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  157. "m" (*(int *) addr) : "memory", "cc", "0");
  158. return old >> shift;
  159. case 4:
  160. asm volatile(
  161. " l %0,0(%3)\n"
  162. "0: cs %0,%2,0(%3)\n"
  163. " jl 0b\n"
  164. : "=&d" (old), "=m" (*(int *) ptr)
  165. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  166. : "memory", "cc");
  167. return old;
  168. #ifdef __s390x__
  169. case 8:
  170. asm volatile(
  171. " lg %0,0(%3)\n"
  172. "0: csg %0,%2,0(%3)\n"
  173. " jl 0b\n"
  174. : "=&d" (old), "=m" (*(long *) ptr)
  175. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  176. : "memory", "cc");
  177. return old;
  178. #endif /* __s390x__ */
  179. }
  180. __xchg_called_with_bad_pointer();
  181. return x;
  182. }
  183. /*
  184. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  185. * store NEW in MEM. Return the initial value in MEM. Success is
  186. * indicated by comparing RETURN with OLD.
  187. */
  188. #define __HAVE_ARCH_CMPXCHG 1
  189. #define cmpxchg(ptr, o, n) \
  190. ((__typeof__(*(ptr)))__cmpxchg((ptr), (unsigned long)(o), \
  191. (unsigned long)(n), sizeof(*(ptr))))
  192. extern void __cmpxchg_called_with_bad_pointer(void);
  193. static inline unsigned long
  194. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  195. {
  196. unsigned long addr, prev, tmp;
  197. int shift;
  198. switch (size) {
  199. case 1:
  200. addr = (unsigned long) ptr;
  201. shift = (3 ^ (addr & 3)) << 3;
  202. addr ^= addr & 3;
  203. asm volatile(
  204. " l %0,0(%4)\n"
  205. "0: nr %0,%5\n"
  206. " lr %1,%0\n"
  207. " or %0,%2\n"
  208. " or %1,%3\n"
  209. " cs %0,%1,0(%4)\n"
  210. " jnl 1f\n"
  211. " xr %1,%0\n"
  212. " nr %1,%5\n"
  213. " jnz 0b\n"
  214. "1:"
  215. : "=&d" (prev), "=&d" (tmp)
  216. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  217. "d" (~(255 << shift))
  218. : "memory", "cc");
  219. return prev >> shift;
  220. case 2:
  221. addr = (unsigned long) ptr;
  222. shift = (2 ^ (addr & 2)) << 3;
  223. addr ^= addr & 2;
  224. asm volatile(
  225. " l %0,0(%4)\n"
  226. "0: nr %0,%5\n"
  227. " lr %1,%0\n"
  228. " or %0,%2\n"
  229. " or %1,%3\n"
  230. " cs %0,%1,0(%4)\n"
  231. " jnl 1f\n"
  232. " xr %1,%0\n"
  233. " nr %1,%5\n"
  234. " jnz 0b\n"
  235. "1:"
  236. : "=&d" (prev), "=&d" (tmp)
  237. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  238. "d" (~(65535 << shift))
  239. : "memory", "cc");
  240. return prev >> shift;
  241. case 4:
  242. asm volatile(
  243. " cs %0,%2,0(%3)\n"
  244. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  245. : "memory", "cc");
  246. return prev;
  247. #ifdef __s390x__
  248. case 8:
  249. asm volatile(
  250. " csg %0,%2,0(%3)\n"
  251. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  252. : "memory", "cc");
  253. return prev;
  254. #endif /* __s390x__ */
  255. }
  256. __cmpxchg_called_with_bad_pointer();
  257. return old;
  258. }
  259. /*
  260. * Force strict CPU ordering.
  261. * And yes, this is required on UP too when we're talking
  262. * to devices.
  263. *
  264. * This is very similar to the ppc eieio/sync instruction in that is
  265. * does a checkpoint syncronisation & makes sure that
  266. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  267. */
  268. #define eieio() asm volatile("bcr 15,0" : : : "memory")
  269. #define SYNC_OTHER_CORES(x) eieio()
  270. #define mb() eieio()
  271. #define rmb() eieio()
  272. #define wmb() eieio()
  273. #define read_barrier_depends() do { } while(0)
  274. #define smp_mb() mb()
  275. #define smp_rmb() rmb()
  276. #define smp_wmb() wmb()
  277. #define smp_read_barrier_depends() read_barrier_depends()
  278. #define smp_mb__before_clear_bit() smp_mb()
  279. #define smp_mb__after_clear_bit() smp_mb()
  280. #define set_mb(var, value) do { var = value; mb(); } while (0)
  281. #ifdef __s390x__
  282. #define __ctl_load(array, low, high) ({ \
  283. typedef struct { char _[sizeof(array)]; } addrtype; \
  284. asm volatile( \
  285. " lctlg %1,%2,0(%0)\n" \
  286. : : "a" (&array), "i" (low), "i" (high), \
  287. "m" (*(addrtype *)(&array))); \
  288. })
  289. #define __ctl_store(array, low, high) ({ \
  290. typedef struct { char _[sizeof(array)]; } addrtype; \
  291. asm volatile( \
  292. " stctg %2,%3,0(%1)\n" \
  293. : "=m" (*(addrtype *)(&array)) \
  294. : "a" (&array), "i" (low), "i" (high)); \
  295. })
  296. #else /* __s390x__ */
  297. #define __ctl_load(array, low, high) ({ \
  298. typedef struct { char _[sizeof(array)]; } addrtype; \
  299. asm volatile( \
  300. " lctl %1,%2,0(%0)\n" \
  301. : : "a" (&array), "i" (low), "i" (high), \
  302. "m" (*(addrtype *)(&array))); \
  303. })
  304. #define __ctl_store(array, low, high) ({ \
  305. typedef struct { char _[sizeof(array)]; } addrtype; \
  306. asm volatile( \
  307. " stctl %2,%3,0(%1)\n" \
  308. : "=m" (*(addrtype *)(&array)) \
  309. : "a" (&array), "i" (low), "i" (high)); \
  310. })
  311. #endif /* __s390x__ */
  312. #define __ctl_set_bit(cr, bit) ({ \
  313. unsigned long __dummy; \
  314. __ctl_store(__dummy, cr, cr); \
  315. __dummy |= 1UL << (bit); \
  316. __ctl_load(__dummy, cr, cr); \
  317. })
  318. #define __ctl_clear_bit(cr, bit) ({ \
  319. unsigned long __dummy; \
  320. __ctl_store(__dummy, cr, cr); \
  321. __dummy &= ~(1UL << (bit)); \
  322. __ctl_load(__dummy, cr, cr); \
  323. })
  324. #include <linux/irqflags.h>
  325. #include <asm-generic/cmpxchg-local.h>
  326. static inline unsigned long __cmpxchg_local(volatile void *ptr,
  327. unsigned long old,
  328. unsigned long new, int size)
  329. {
  330. switch (size) {
  331. case 1:
  332. case 2:
  333. case 4:
  334. #ifdef __s390x__
  335. case 8:
  336. #endif
  337. return __cmpxchg(ptr, old, new, size);
  338. default:
  339. return __cmpxchg_local_generic(ptr, old, new, size);
  340. }
  341. return old;
  342. }
  343. /*
  344. * cmpxchg_local and cmpxchg64_local are atomic wrt current CPU. Always make
  345. * them available.
  346. */
  347. #define cmpxchg_local(ptr, o, n) \
  348. ((__typeof__(*(ptr)))__cmpxchg_local((ptr), (unsigned long)(o), \
  349. (unsigned long)(n), sizeof(*(ptr))))
  350. #ifdef __s390x__
  351. #define cmpxchg64_local(ptr, o, n) \
  352. ({ \
  353. BUILD_BUG_ON(sizeof(*(ptr)) != 8); \
  354. cmpxchg_local((ptr), (o), (n)); \
  355. })
  356. #else
  357. #define cmpxchg64_local(ptr, o, n) __cmpxchg64_local_generic((ptr), (o), (n))
  358. #endif
  359. /*
  360. * Use to set psw mask except for the first byte which
  361. * won't be changed by this function.
  362. */
  363. static inline void
  364. __set_psw_mask(unsigned long mask)
  365. {
  366. __load_psw_mask(mask | (__raw_local_irq_stosm(0x00) & ~(-1UL >> 8)));
  367. }
  368. #define local_mcck_enable() __set_psw_mask(psw_kernel_bits)
  369. #define local_mcck_disable() __set_psw_mask(psw_kernel_bits & ~PSW_MASK_MCHECK)
  370. int stfle(unsigned long long *list, int doublewords);
  371. #ifdef CONFIG_SMP
  372. extern void smp_ctl_set_bit(int cr, int bit);
  373. extern void smp_ctl_clear_bit(int cr, int bit);
  374. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  375. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  376. #else
  377. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  378. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  379. #endif /* CONFIG_SMP */
  380. static inline unsigned int stfl(void)
  381. {
  382. asm volatile(
  383. " .insn s,0xb2b10000,0(0)\n" /* stfl */
  384. "0:\n"
  385. EX_TABLE(0b,0b));
  386. return S390_lowcore.stfl_fac_list;
  387. }
  388. static inline unsigned short stap(void)
  389. {
  390. unsigned short cpu_address;
  391. asm volatile("stap %0" : "=m" (cpu_address));
  392. return cpu_address;
  393. }
  394. extern void (*_machine_restart)(char *command);
  395. extern void (*_machine_halt)(void);
  396. extern void (*_machine_power_off)(void);
  397. #define arch_align_stack(x) (x)
  398. #ifdef CONFIG_TRACE_IRQFLAGS
  399. extern psw_t sysc_restore_trace_psw;
  400. extern psw_t io_restore_trace_psw;
  401. #endif
  402. #endif /* __KERNEL__ */
  403. #endif