mpic.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641
  1. /*
  2. * arch/powerpc/kernel/mpic.c
  3. *
  4. * Driver for interrupt controllers following the OpenPIC standard, the
  5. * common implementation beeing IBM's MPIC. This driver also can deal
  6. * with various broken implementations of this HW.
  7. *
  8. * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file COPYING in the main directory of this archive
  12. * for more details.
  13. */
  14. #undef DEBUG
  15. #undef DEBUG_IPI
  16. #undef DEBUG_IRQ
  17. #undef DEBUG_LOW
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/smp.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/bootmem.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/pci.h>
  27. #include <asm/ptrace.h>
  28. #include <asm/signal.h>
  29. #include <asm/io.h>
  30. #include <asm/pgtable.h>
  31. #include <asm/irq.h>
  32. #include <asm/machdep.h>
  33. #include <asm/mpic.h>
  34. #include <asm/smp.h>
  35. #include "mpic.h"
  36. #ifdef DEBUG
  37. #define DBG(fmt...) printk(fmt)
  38. #else
  39. #define DBG(fmt...)
  40. #endif
  41. static struct mpic *mpics;
  42. static struct mpic *mpic_primary;
  43. static DEFINE_SPINLOCK(mpic_lock);
  44. #ifdef CONFIG_PPC32 /* XXX for now */
  45. #ifdef CONFIG_IRQ_ALL_CPUS
  46. #define distribute_irqs (1)
  47. #else
  48. #define distribute_irqs (0)
  49. #endif
  50. #endif
  51. #ifdef CONFIG_MPIC_WEIRD
  52. static u32 mpic_infos[][MPIC_IDX_END] = {
  53. [0] = { /* Original OpenPIC compatible MPIC */
  54. MPIC_GREG_BASE,
  55. MPIC_GREG_FEATURE_0,
  56. MPIC_GREG_GLOBAL_CONF_0,
  57. MPIC_GREG_VENDOR_ID,
  58. MPIC_GREG_IPI_VECTOR_PRI_0,
  59. MPIC_GREG_IPI_STRIDE,
  60. MPIC_GREG_SPURIOUS,
  61. MPIC_GREG_TIMER_FREQ,
  62. MPIC_TIMER_BASE,
  63. MPIC_TIMER_STRIDE,
  64. MPIC_TIMER_CURRENT_CNT,
  65. MPIC_TIMER_BASE_CNT,
  66. MPIC_TIMER_VECTOR_PRI,
  67. MPIC_TIMER_DESTINATION,
  68. MPIC_CPU_BASE,
  69. MPIC_CPU_STRIDE,
  70. MPIC_CPU_IPI_DISPATCH_0,
  71. MPIC_CPU_IPI_DISPATCH_STRIDE,
  72. MPIC_CPU_CURRENT_TASK_PRI,
  73. MPIC_CPU_WHOAMI,
  74. MPIC_CPU_INTACK,
  75. MPIC_CPU_EOI,
  76. MPIC_CPU_MCACK,
  77. MPIC_IRQ_BASE,
  78. MPIC_IRQ_STRIDE,
  79. MPIC_IRQ_VECTOR_PRI,
  80. MPIC_VECPRI_VECTOR_MASK,
  81. MPIC_VECPRI_POLARITY_POSITIVE,
  82. MPIC_VECPRI_POLARITY_NEGATIVE,
  83. MPIC_VECPRI_SENSE_LEVEL,
  84. MPIC_VECPRI_SENSE_EDGE,
  85. MPIC_VECPRI_POLARITY_MASK,
  86. MPIC_VECPRI_SENSE_MASK,
  87. MPIC_IRQ_DESTINATION
  88. },
  89. [1] = { /* Tsi108/109 PIC */
  90. TSI108_GREG_BASE,
  91. TSI108_GREG_FEATURE_0,
  92. TSI108_GREG_GLOBAL_CONF_0,
  93. TSI108_GREG_VENDOR_ID,
  94. TSI108_GREG_IPI_VECTOR_PRI_0,
  95. TSI108_GREG_IPI_STRIDE,
  96. TSI108_GREG_SPURIOUS,
  97. TSI108_GREG_TIMER_FREQ,
  98. TSI108_TIMER_BASE,
  99. TSI108_TIMER_STRIDE,
  100. TSI108_TIMER_CURRENT_CNT,
  101. TSI108_TIMER_BASE_CNT,
  102. TSI108_TIMER_VECTOR_PRI,
  103. TSI108_TIMER_DESTINATION,
  104. TSI108_CPU_BASE,
  105. TSI108_CPU_STRIDE,
  106. TSI108_CPU_IPI_DISPATCH_0,
  107. TSI108_CPU_IPI_DISPATCH_STRIDE,
  108. TSI108_CPU_CURRENT_TASK_PRI,
  109. TSI108_CPU_WHOAMI,
  110. TSI108_CPU_INTACK,
  111. TSI108_CPU_EOI,
  112. TSI108_CPU_MCACK,
  113. TSI108_IRQ_BASE,
  114. TSI108_IRQ_STRIDE,
  115. TSI108_IRQ_VECTOR_PRI,
  116. TSI108_VECPRI_VECTOR_MASK,
  117. TSI108_VECPRI_POLARITY_POSITIVE,
  118. TSI108_VECPRI_POLARITY_NEGATIVE,
  119. TSI108_VECPRI_SENSE_LEVEL,
  120. TSI108_VECPRI_SENSE_EDGE,
  121. TSI108_VECPRI_POLARITY_MASK,
  122. TSI108_VECPRI_SENSE_MASK,
  123. TSI108_IRQ_DESTINATION
  124. },
  125. };
  126. #define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
  127. #else /* CONFIG_MPIC_WEIRD */
  128. #define MPIC_INFO(name) MPIC_##name
  129. #endif /* CONFIG_MPIC_WEIRD */
  130. /*
  131. * Register accessor functions
  132. */
  133. static inline u32 _mpic_read(enum mpic_reg_type type,
  134. struct mpic_reg_bank *rb,
  135. unsigned int reg)
  136. {
  137. switch(type) {
  138. #ifdef CONFIG_PPC_DCR
  139. case mpic_access_dcr:
  140. return dcr_read(rb->dhost, reg);
  141. #endif
  142. case mpic_access_mmio_be:
  143. return in_be32(rb->base + (reg >> 2));
  144. case mpic_access_mmio_le:
  145. default:
  146. return in_le32(rb->base + (reg >> 2));
  147. }
  148. }
  149. static inline void _mpic_write(enum mpic_reg_type type,
  150. struct mpic_reg_bank *rb,
  151. unsigned int reg, u32 value)
  152. {
  153. switch(type) {
  154. #ifdef CONFIG_PPC_DCR
  155. case mpic_access_dcr:
  156. dcr_write(rb->dhost, reg, value);
  157. break;
  158. #endif
  159. case mpic_access_mmio_be:
  160. out_be32(rb->base + (reg >> 2), value);
  161. break;
  162. case mpic_access_mmio_le:
  163. default:
  164. out_le32(rb->base + (reg >> 2), value);
  165. break;
  166. }
  167. }
  168. static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
  169. {
  170. enum mpic_reg_type type = mpic->reg_type;
  171. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  172. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  173. if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
  174. type = mpic_access_mmio_be;
  175. return _mpic_read(type, &mpic->gregs, offset);
  176. }
  177. static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
  178. {
  179. unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
  180. (ipi * MPIC_INFO(GREG_IPI_STRIDE));
  181. _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
  182. }
  183. static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
  184. {
  185. unsigned int cpu = 0;
  186. if (mpic->flags & MPIC_PRIMARY)
  187. cpu = hard_smp_processor_id();
  188. return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
  189. }
  190. static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
  191. {
  192. unsigned int cpu = 0;
  193. if (mpic->flags & MPIC_PRIMARY)
  194. cpu = hard_smp_processor_id();
  195. _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
  196. }
  197. static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
  198. {
  199. unsigned int isu = src_no >> mpic->isu_shift;
  200. unsigned int idx = src_no & mpic->isu_mask;
  201. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  202. if (reg == 0)
  203. return mpic->isu_reg0_shadow[idx];
  204. else
  205. #endif
  206. return _mpic_read(mpic->reg_type, &mpic->isus[isu],
  207. reg + (idx * MPIC_INFO(IRQ_STRIDE)));
  208. }
  209. static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
  210. unsigned int reg, u32 value)
  211. {
  212. unsigned int isu = src_no >> mpic->isu_shift;
  213. unsigned int idx = src_no & mpic->isu_mask;
  214. _mpic_write(mpic->reg_type, &mpic->isus[isu],
  215. reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
  216. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  217. if (reg == 0)
  218. mpic->isu_reg0_shadow[idx] = value;
  219. #endif
  220. }
  221. #define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
  222. #define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
  223. #define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
  224. #define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
  225. #define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
  226. #define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
  227. #define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
  228. #define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
  229. /*
  230. * Low level utility functions
  231. */
  232. static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
  233. struct mpic_reg_bank *rb, unsigned int offset,
  234. unsigned int size)
  235. {
  236. rb->base = ioremap(phys_addr + offset, size);
  237. BUG_ON(rb->base == NULL);
  238. }
  239. #ifdef CONFIG_PPC_DCR
  240. static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
  241. unsigned int offset, unsigned int size)
  242. {
  243. const u32 *dbasep;
  244. dbasep = of_get_property(mpic->irqhost->of_node, "dcr-reg", NULL);
  245. rb->dhost = dcr_map(mpic->irqhost->of_node, *dbasep + offset, size);
  246. BUG_ON(!DCR_MAP_OK(rb->dhost));
  247. }
  248. static inline void mpic_map(struct mpic *mpic, phys_addr_t phys_addr,
  249. struct mpic_reg_bank *rb, unsigned int offset,
  250. unsigned int size)
  251. {
  252. if (mpic->flags & MPIC_USES_DCR)
  253. _mpic_map_dcr(mpic, rb, offset, size);
  254. else
  255. _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
  256. }
  257. #else /* CONFIG_PPC_DCR */
  258. #define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
  259. #endif /* !CONFIG_PPC_DCR */
  260. /* Check if we have one of those nice broken MPICs with a flipped endian on
  261. * reads from IPI registers
  262. */
  263. static void __init mpic_test_broken_ipi(struct mpic *mpic)
  264. {
  265. u32 r;
  266. mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
  267. r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
  268. if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
  269. printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
  270. mpic->flags |= MPIC_BROKEN_IPI;
  271. }
  272. }
  273. #ifdef CONFIG_MPIC_U3_HT_IRQS
  274. /* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
  275. * to force the edge setting on the MPIC and do the ack workaround.
  276. */
  277. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  278. {
  279. if (source >= 128 || !mpic->fixups)
  280. return 0;
  281. return mpic->fixups[source].base != NULL;
  282. }
  283. static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
  284. {
  285. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  286. if (fixup->applebase) {
  287. unsigned int soff = (fixup->index >> 3) & ~3;
  288. unsigned int mask = 1U << (fixup->index & 0x1f);
  289. writel(mask, fixup->applebase + soff);
  290. } else {
  291. spin_lock(&mpic->fixup_lock);
  292. writeb(0x11 + 2 * fixup->index, fixup->base + 2);
  293. writel(fixup->data, fixup->base + 4);
  294. spin_unlock(&mpic->fixup_lock);
  295. }
  296. }
  297. static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
  298. unsigned int irqflags)
  299. {
  300. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  301. unsigned long flags;
  302. u32 tmp;
  303. if (fixup->base == NULL)
  304. return;
  305. DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
  306. source, irqflags, fixup->index);
  307. spin_lock_irqsave(&mpic->fixup_lock, flags);
  308. /* Enable and configure */
  309. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  310. tmp = readl(fixup->base + 4);
  311. tmp &= ~(0x23U);
  312. if (irqflags & IRQ_LEVEL)
  313. tmp |= 0x22;
  314. writel(tmp, fixup->base + 4);
  315. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  316. #ifdef CONFIG_PM
  317. /* use the lowest bit inverted to the actual HW,
  318. * set if this fixup was enabled, clear otherwise */
  319. mpic->save_data[source].fixup_data = tmp | 1;
  320. #endif
  321. }
  322. static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
  323. unsigned int irqflags)
  324. {
  325. struct mpic_irq_fixup *fixup = &mpic->fixups[source];
  326. unsigned long flags;
  327. u32 tmp;
  328. if (fixup->base == NULL)
  329. return;
  330. DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
  331. /* Disable */
  332. spin_lock_irqsave(&mpic->fixup_lock, flags);
  333. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  334. tmp = readl(fixup->base + 4);
  335. tmp |= 1;
  336. writel(tmp, fixup->base + 4);
  337. spin_unlock_irqrestore(&mpic->fixup_lock, flags);
  338. #ifdef CONFIG_PM
  339. /* use the lowest bit inverted to the actual HW,
  340. * set if this fixup was enabled, clear otherwise */
  341. mpic->save_data[source].fixup_data = tmp & ~1;
  342. #endif
  343. }
  344. #ifdef CONFIG_PCI_MSI
  345. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  346. unsigned int devfn)
  347. {
  348. u8 __iomem *base;
  349. u8 pos, flags;
  350. u64 addr = 0;
  351. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  352. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  353. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  354. if (id == PCI_CAP_ID_HT) {
  355. id = readb(devbase + pos + 3);
  356. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
  357. break;
  358. }
  359. }
  360. if (pos == 0)
  361. return;
  362. base = devbase + pos;
  363. flags = readb(base + HT_MSI_FLAGS);
  364. if (!(flags & HT_MSI_FLAGS_FIXED)) {
  365. addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
  366. addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
  367. }
  368. printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%lx\n",
  369. PCI_SLOT(devfn), PCI_FUNC(devfn),
  370. flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
  371. if (!(flags & HT_MSI_FLAGS_ENABLE))
  372. writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
  373. }
  374. #else
  375. static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
  376. unsigned int devfn)
  377. {
  378. return;
  379. }
  380. #endif
  381. static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
  382. unsigned int devfn, u32 vdid)
  383. {
  384. int i, irq, n;
  385. u8 __iomem *base;
  386. u32 tmp;
  387. u8 pos;
  388. for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
  389. pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
  390. u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
  391. if (id == PCI_CAP_ID_HT) {
  392. id = readb(devbase + pos + 3);
  393. if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
  394. break;
  395. }
  396. }
  397. if (pos == 0)
  398. return;
  399. base = devbase + pos;
  400. writeb(0x01, base + 2);
  401. n = (readl(base + 4) >> 16) & 0xff;
  402. printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
  403. " has %d irqs\n",
  404. devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
  405. for (i = 0; i <= n; i++) {
  406. writeb(0x10 + 2 * i, base + 2);
  407. tmp = readl(base + 4);
  408. irq = (tmp >> 16) & 0xff;
  409. DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
  410. /* mask it , will be unmasked later */
  411. tmp |= 0x1;
  412. writel(tmp, base + 4);
  413. mpic->fixups[irq].index = i;
  414. mpic->fixups[irq].base = base;
  415. /* Apple HT PIC has a non-standard way of doing EOIs */
  416. if ((vdid & 0xffff) == 0x106b)
  417. mpic->fixups[irq].applebase = devbase + 0x60;
  418. else
  419. mpic->fixups[irq].applebase = NULL;
  420. writeb(0x11 + 2 * i, base + 2);
  421. mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
  422. }
  423. }
  424. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  425. {
  426. unsigned int devfn;
  427. u8 __iomem *cfgspace;
  428. printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
  429. /* Allocate fixups array */
  430. mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
  431. BUG_ON(mpic->fixups == NULL);
  432. memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
  433. /* Init spinlock */
  434. spin_lock_init(&mpic->fixup_lock);
  435. /* Map U3 config space. We assume all IO-APICs are on the primary bus
  436. * so we only need to map 64kB.
  437. */
  438. cfgspace = ioremap(0xf2000000, 0x10000);
  439. BUG_ON(cfgspace == NULL);
  440. /* Now we scan all slots. We do a very quick scan, we read the header
  441. * type, vendor ID and device ID only, that's plenty enough
  442. */
  443. for (devfn = 0; devfn < 0x100; devfn++) {
  444. u8 __iomem *devbase = cfgspace + (devfn << 8);
  445. u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
  446. u32 l = readl(devbase + PCI_VENDOR_ID);
  447. u16 s;
  448. DBG("devfn %x, l: %x\n", devfn, l);
  449. /* If no device, skip */
  450. if (l == 0xffffffff || l == 0x00000000 ||
  451. l == 0x0000ffff || l == 0xffff0000)
  452. goto next;
  453. /* Check if is supports capability lists */
  454. s = readw(devbase + PCI_STATUS);
  455. if (!(s & PCI_STATUS_CAP_LIST))
  456. goto next;
  457. mpic_scan_ht_pic(mpic, devbase, devfn, l);
  458. mpic_scan_ht_msi(mpic, devbase, devfn);
  459. next:
  460. /* next device, if function 0 */
  461. if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
  462. devfn += 7;
  463. }
  464. }
  465. #else /* CONFIG_MPIC_U3_HT_IRQS */
  466. static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
  467. {
  468. return 0;
  469. }
  470. static void __init mpic_scan_ht_pics(struct mpic *mpic)
  471. {
  472. }
  473. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  474. #define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
  475. /* Find an mpic associated with a given linux interrupt */
  476. static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
  477. {
  478. unsigned int src = mpic_irq_to_hw(irq);
  479. struct mpic *mpic;
  480. if (irq < NUM_ISA_INTERRUPTS)
  481. return NULL;
  482. mpic = irq_desc[irq].chip_data;
  483. if (is_ipi)
  484. *is_ipi = (src >= mpic->ipi_vecs[0] &&
  485. src <= mpic->ipi_vecs[3]);
  486. return mpic;
  487. }
  488. /* Convert a cpu mask from logical to physical cpu numbers. */
  489. static inline u32 mpic_physmask(u32 cpumask)
  490. {
  491. int i;
  492. u32 mask = 0;
  493. for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
  494. mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
  495. return mask;
  496. }
  497. #ifdef CONFIG_SMP
  498. /* Get the mpic structure from the IPI number */
  499. static inline struct mpic * mpic_from_ipi(unsigned int ipi)
  500. {
  501. return irq_desc[ipi].chip_data;
  502. }
  503. #endif
  504. /* Get the mpic structure from the irq number */
  505. static inline struct mpic * mpic_from_irq(unsigned int irq)
  506. {
  507. return irq_desc[irq].chip_data;
  508. }
  509. /* Send an EOI */
  510. static inline void mpic_eoi(struct mpic *mpic)
  511. {
  512. mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
  513. (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
  514. }
  515. #ifdef CONFIG_SMP
  516. static irqreturn_t mpic_ipi_action(int irq, void *data)
  517. {
  518. long ipi = (long)data;
  519. smp_message_recv(ipi);
  520. return IRQ_HANDLED;
  521. }
  522. #endif /* CONFIG_SMP */
  523. /*
  524. * Linux descriptor level callbacks
  525. */
  526. void mpic_unmask_irq(unsigned int irq)
  527. {
  528. unsigned int loops = 100000;
  529. struct mpic *mpic = mpic_from_irq(irq);
  530. unsigned int src = mpic_irq_to_hw(irq);
  531. DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
  532. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  533. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
  534. ~MPIC_VECPRI_MASK);
  535. /* make sure mask gets to controller before we return to user */
  536. do {
  537. if (!loops--) {
  538. printk(KERN_ERR "mpic_enable_irq timeout\n");
  539. break;
  540. }
  541. } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
  542. }
  543. void mpic_mask_irq(unsigned int irq)
  544. {
  545. unsigned int loops = 100000;
  546. struct mpic *mpic = mpic_from_irq(irq);
  547. unsigned int src = mpic_irq_to_hw(irq);
  548. DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
  549. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  550. mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
  551. MPIC_VECPRI_MASK);
  552. /* make sure mask gets to controller before we return to user */
  553. do {
  554. if (!loops--) {
  555. printk(KERN_ERR "mpic_enable_irq timeout\n");
  556. break;
  557. }
  558. } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
  559. }
  560. void mpic_end_irq(unsigned int irq)
  561. {
  562. struct mpic *mpic = mpic_from_irq(irq);
  563. #ifdef DEBUG_IRQ
  564. DBG("%s: end_irq: %d\n", mpic->name, irq);
  565. #endif
  566. /* We always EOI on end_irq() even for edge interrupts since that
  567. * should only lower the priority, the MPIC should have properly
  568. * latched another edge interrupt coming in anyway
  569. */
  570. mpic_eoi(mpic);
  571. }
  572. #ifdef CONFIG_MPIC_U3_HT_IRQS
  573. static void mpic_unmask_ht_irq(unsigned int irq)
  574. {
  575. struct mpic *mpic = mpic_from_irq(irq);
  576. unsigned int src = mpic_irq_to_hw(irq);
  577. mpic_unmask_irq(irq);
  578. if (irq_desc[irq].status & IRQ_LEVEL)
  579. mpic_ht_end_irq(mpic, src);
  580. }
  581. static unsigned int mpic_startup_ht_irq(unsigned int irq)
  582. {
  583. struct mpic *mpic = mpic_from_irq(irq);
  584. unsigned int src = mpic_irq_to_hw(irq);
  585. mpic_unmask_irq(irq);
  586. mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
  587. return 0;
  588. }
  589. static void mpic_shutdown_ht_irq(unsigned int irq)
  590. {
  591. struct mpic *mpic = mpic_from_irq(irq);
  592. unsigned int src = mpic_irq_to_hw(irq);
  593. mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
  594. mpic_mask_irq(irq);
  595. }
  596. static void mpic_end_ht_irq(unsigned int irq)
  597. {
  598. struct mpic *mpic = mpic_from_irq(irq);
  599. unsigned int src = mpic_irq_to_hw(irq);
  600. #ifdef DEBUG_IRQ
  601. DBG("%s: end_irq: %d\n", mpic->name, irq);
  602. #endif
  603. /* We always EOI on end_irq() even for edge interrupts since that
  604. * should only lower the priority, the MPIC should have properly
  605. * latched another edge interrupt coming in anyway
  606. */
  607. if (irq_desc[irq].status & IRQ_LEVEL)
  608. mpic_ht_end_irq(mpic, src);
  609. mpic_eoi(mpic);
  610. }
  611. #endif /* !CONFIG_MPIC_U3_HT_IRQS */
  612. #ifdef CONFIG_SMP
  613. static void mpic_unmask_ipi(unsigned int irq)
  614. {
  615. struct mpic *mpic = mpic_from_ipi(irq);
  616. unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
  617. DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
  618. mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
  619. }
  620. static void mpic_mask_ipi(unsigned int irq)
  621. {
  622. /* NEVER disable an IPI... that's just plain wrong! */
  623. }
  624. static void mpic_end_ipi(unsigned int irq)
  625. {
  626. struct mpic *mpic = mpic_from_ipi(irq);
  627. /*
  628. * IPIs are marked IRQ_PER_CPU. This has the side effect of
  629. * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
  630. * applying to them. We EOI them late to avoid re-entering.
  631. * We mark IPI's with IRQF_DISABLED as they must run with
  632. * irqs disabled.
  633. */
  634. mpic_eoi(mpic);
  635. }
  636. #endif /* CONFIG_SMP */
  637. void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
  638. {
  639. struct mpic *mpic = mpic_from_irq(irq);
  640. unsigned int src = mpic_irq_to_hw(irq);
  641. cpumask_t tmp;
  642. cpus_and(tmp, cpumask, cpu_online_map);
  643. mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
  644. mpic_physmask(cpus_addr(tmp)[0]));
  645. }
  646. static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
  647. {
  648. /* Now convert sense value */
  649. switch(type & IRQ_TYPE_SENSE_MASK) {
  650. case IRQ_TYPE_EDGE_RISING:
  651. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  652. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  653. case IRQ_TYPE_EDGE_FALLING:
  654. case IRQ_TYPE_EDGE_BOTH:
  655. return MPIC_INFO(VECPRI_SENSE_EDGE) |
  656. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  657. case IRQ_TYPE_LEVEL_HIGH:
  658. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  659. MPIC_INFO(VECPRI_POLARITY_POSITIVE);
  660. case IRQ_TYPE_LEVEL_LOW:
  661. default:
  662. return MPIC_INFO(VECPRI_SENSE_LEVEL) |
  663. MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
  664. }
  665. }
  666. int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
  667. {
  668. struct mpic *mpic = mpic_from_irq(virq);
  669. unsigned int src = mpic_irq_to_hw(virq);
  670. struct irq_desc *desc = get_irq_desc(virq);
  671. unsigned int vecpri, vold, vnew;
  672. DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
  673. mpic, virq, src, flow_type);
  674. if (src >= mpic->irq_count)
  675. return -EINVAL;
  676. if (flow_type == IRQ_TYPE_NONE)
  677. if (mpic->senses && src < mpic->senses_count)
  678. flow_type = mpic->senses[src];
  679. if (flow_type == IRQ_TYPE_NONE)
  680. flow_type = IRQ_TYPE_LEVEL_LOW;
  681. desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
  682. desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
  683. if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
  684. desc->status |= IRQ_LEVEL;
  685. if (mpic_is_ht_interrupt(mpic, src))
  686. vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
  687. MPIC_VECPRI_SENSE_EDGE;
  688. else
  689. vecpri = mpic_type_to_vecpri(mpic, flow_type);
  690. vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  691. vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
  692. MPIC_INFO(VECPRI_SENSE_MASK));
  693. vnew |= vecpri;
  694. if (vold != vnew)
  695. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
  696. return 0;
  697. }
  698. void mpic_set_vector(unsigned int virq, unsigned int vector)
  699. {
  700. struct mpic *mpic = mpic_from_irq(virq);
  701. unsigned int src = mpic_irq_to_hw(virq);
  702. unsigned int vecpri;
  703. DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
  704. mpic, virq, src, vector);
  705. if (src >= mpic->irq_count)
  706. return;
  707. vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
  708. vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
  709. vecpri |= vector;
  710. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  711. }
  712. static struct irq_chip mpic_irq_chip = {
  713. .mask = mpic_mask_irq,
  714. .unmask = mpic_unmask_irq,
  715. .eoi = mpic_end_irq,
  716. .set_type = mpic_set_irq_type,
  717. };
  718. #ifdef CONFIG_SMP
  719. static struct irq_chip mpic_ipi_chip = {
  720. .mask = mpic_mask_ipi,
  721. .unmask = mpic_unmask_ipi,
  722. .eoi = mpic_end_ipi,
  723. };
  724. #endif /* CONFIG_SMP */
  725. #ifdef CONFIG_MPIC_U3_HT_IRQS
  726. static struct irq_chip mpic_irq_ht_chip = {
  727. .startup = mpic_startup_ht_irq,
  728. .shutdown = mpic_shutdown_ht_irq,
  729. .mask = mpic_mask_irq,
  730. .unmask = mpic_unmask_ht_irq,
  731. .eoi = mpic_end_ht_irq,
  732. .set_type = mpic_set_irq_type,
  733. };
  734. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  735. static int mpic_host_match(struct irq_host *h, struct device_node *node)
  736. {
  737. /* Exact match, unless mpic node is NULL */
  738. return h->of_node == NULL || h->of_node == node;
  739. }
  740. static int mpic_host_map(struct irq_host *h, unsigned int virq,
  741. irq_hw_number_t hw)
  742. {
  743. struct mpic *mpic = h->host_data;
  744. struct irq_chip *chip;
  745. DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
  746. if (hw == mpic->spurious_vec)
  747. return -EINVAL;
  748. if (mpic->protected && test_bit(hw, mpic->protected))
  749. return -EINVAL;
  750. #ifdef CONFIG_SMP
  751. else if (hw >= mpic->ipi_vecs[0]) {
  752. WARN_ON(!(mpic->flags & MPIC_PRIMARY));
  753. DBG("mpic: mapping as IPI\n");
  754. set_irq_chip_data(virq, mpic);
  755. set_irq_chip_and_handler(virq, &mpic->hc_ipi,
  756. handle_percpu_irq);
  757. return 0;
  758. }
  759. #endif /* CONFIG_SMP */
  760. if (hw >= mpic->irq_count)
  761. return -EINVAL;
  762. mpic_msi_reserve_hwirq(mpic, hw);
  763. /* Default chip */
  764. chip = &mpic->hc_irq;
  765. #ifdef CONFIG_MPIC_U3_HT_IRQS
  766. /* Check for HT interrupts, override vecpri */
  767. if (mpic_is_ht_interrupt(mpic, hw))
  768. chip = &mpic->hc_ht_irq;
  769. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  770. DBG("mpic: mapping to irq chip @%p\n", chip);
  771. set_irq_chip_data(virq, mpic);
  772. set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
  773. /* Set default irq type */
  774. set_irq_type(virq, IRQ_TYPE_NONE);
  775. return 0;
  776. }
  777. static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
  778. u32 *intspec, unsigned int intsize,
  779. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  780. {
  781. static unsigned char map_mpic_senses[4] = {
  782. IRQ_TYPE_EDGE_RISING,
  783. IRQ_TYPE_LEVEL_LOW,
  784. IRQ_TYPE_LEVEL_HIGH,
  785. IRQ_TYPE_EDGE_FALLING,
  786. };
  787. *out_hwirq = intspec[0];
  788. if (intsize > 1) {
  789. u32 mask = 0x3;
  790. /* Apple invented a new race of encoding on machines with
  791. * an HT APIC. They encode, among others, the index within
  792. * the HT APIC. We don't care about it here since thankfully,
  793. * it appears that they have the APIC already properly
  794. * configured, and thus our current fixup code that reads the
  795. * APIC config works fine. However, we still need to mask out
  796. * bits in the specifier to make sure we only get bit 0 which
  797. * is the level/edge bit (the only sense bit exposed by Apple),
  798. * as their bit 1 means something else.
  799. */
  800. if (machine_is(powermac))
  801. mask = 0x1;
  802. *out_flags = map_mpic_senses[intspec[1] & mask];
  803. } else
  804. *out_flags = IRQ_TYPE_NONE;
  805. DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
  806. intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
  807. return 0;
  808. }
  809. static struct irq_host_ops mpic_host_ops = {
  810. .match = mpic_host_match,
  811. .map = mpic_host_map,
  812. .xlate = mpic_host_xlate,
  813. };
  814. /*
  815. * Exported functions
  816. */
  817. struct mpic * __init mpic_alloc(struct device_node *node,
  818. phys_addr_t phys_addr,
  819. unsigned int flags,
  820. unsigned int isu_size,
  821. unsigned int irq_count,
  822. const char *name)
  823. {
  824. struct mpic *mpic;
  825. u32 greg_feature;
  826. const char *vers;
  827. int i;
  828. int intvec_top;
  829. u64 paddr = phys_addr;
  830. mpic = alloc_bootmem(sizeof(struct mpic));
  831. if (mpic == NULL)
  832. return NULL;
  833. memset(mpic, 0, sizeof(struct mpic));
  834. mpic->name = name;
  835. mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
  836. isu_size, &mpic_host_ops,
  837. flags & MPIC_LARGE_VECTORS ? 2048 : 256);
  838. if (mpic->irqhost == NULL)
  839. return NULL;
  840. mpic->irqhost->host_data = mpic;
  841. mpic->hc_irq = mpic_irq_chip;
  842. mpic->hc_irq.typename = name;
  843. if (flags & MPIC_PRIMARY)
  844. mpic->hc_irq.set_affinity = mpic_set_affinity;
  845. #ifdef CONFIG_MPIC_U3_HT_IRQS
  846. mpic->hc_ht_irq = mpic_irq_ht_chip;
  847. mpic->hc_ht_irq.typename = name;
  848. if (flags & MPIC_PRIMARY)
  849. mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
  850. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  851. #ifdef CONFIG_SMP
  852. mpic->hc_ipi = mpic_ipi_chip;
  853. mpic->hc_ipi.typename = name;
  854. #endif /* CONFIG_SMP */
  855. mpic->flags = flags;
  856. mpic->isu_size = isu_size;
  857. mpic->irq_count = irq_count;
  858. mpic->num_sources = 0; /* so far */
  859. if (flags & MPIC_LARGE_VECTORS)
  860. intvec_top = 2047;
  861. else
  862. intvec_top = 255;
  863. mpic->timer_vecs[0] = intvec_top - 8;
  864. mpic->timer_vecs[1] = intvec_top - 7;
  865. mpic->timer_vecs[2] = intvec_top - 6;
  866. mpic->timer_vecs[3] = intvec_top - 5;
  867. mpic->ipi_vecs[0] = intvec_top - 4;
  868. mpic->ipi_vecs[1] = intvec_top - 3;
  869. mpic->ipi_vecs[2] = intvec_top - 2;
  870. mpic->ipi_vecs[3] = intvec_top - 1;
  871. mpic->spurious_vec = intvec_top;
  872. /* Check for "big-endian" in device-tree */
  873. if (node && of_get_property(node, "big-endian", NULL) != NULL)
  874. mpic->flags |= MPIC_BIG_ENDIAN;
  875. /* Look for protected sources */
  876. if (node) {
  877. int psize;
  878. unsigned int bits, mapsize;
  879. const u32 *psrc =
  880. of_get_property(node, "protected-sources", &psize);
  881. if (psrc) {
  882. psize /= 4;
  883. bits = intvec_top + 1;
  884. mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
  885. mpic->protected = alloc_bootmem(mapsize);
  886. BUG_ON(mpic->protected == NULL);
  887. memset(mpic->protected, 0, mapsize);
  888. for (i = 0; i < psize; i++) {
  889. if (psrc[i] > intvec_top)
  890. continue;
  891. __set_bit(psrc[i], mpic->protected);
  892. }
  893. }
  894. }
  895. #ifdef CONFIG_MPIC_WEIRD
  896. mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
  897. #endif
  898. /* default register type */
  899. mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
  900. mpic_access_mmio_be : mpic_access_mmio_le;
  901. /* If no physical address is passed in, a device-node is mandatory */
  902. BUG_ON(paddr == 0 && node == NULL);
  903. /* If no physical address passed in, check if it's dcr based */
  904. if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
  905. #ifdef CONFIG_PPC_DCR
  906. mpic->flags |= MPIC_USES_DCR;
  907. mpic->reg_type = mpic_access_dcr;
  908. #else
  909. BUG();
  910. #endif /* CONFIG_PPC_DCR */
  911. }
  912. /* If the MPIC is not DCR based, and no physical address was passed
  913. * in, try to obtain one
  914. */
  915. if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
  916. const u32 *reg = of_get_property(node, "reg", NULL);
  917. BUG_ON(reg == NULL);
  918. paddr = of_translate_address(node, reg);
  919. BUG_ON(paddr == OF_BAD_ADDR);
  920. }
  921. /* Map the global registers */
  922. mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
  923. mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
  924. /* Reset */
  925. if (flags & MPIC_WANTS_RESET) {
  926. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  927. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  928. | MPIC_GREG_GCONF_RESET);
  929. while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  930. & MPIC_GREG_GCONF_RESET)
  931. mb();
  932. }
  933. if (flags & MPIC_ENABLE_MCK)
  934. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  935. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  936. | MPIC_GREG_GCONF_MCK);
  937. /* Read feature register, calculate num CPUs and, for non-ISU
  938. * MPICs, num sources as well. On ISU MPICs, sources are counted
  939. * as ISUs are added
  940. */
  941. greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
  942. mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
  943. >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
  944. if (isu_size == 0) {
  945. if (flags & MPIC_BROKEN_FRR_NIRQS)
  946. mpic->num_sources = mpic->irq_count;
  947. else
  948. mpic->num_sources =
  949. ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
  950. >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
  951. }
  952. /* Map the per-CPU registers */
  953. for (i = 0; i < mpic->num_cpus; i++) {
  954. mpic_map(mpic, paddr, &mpic->cpuregs[i],
  955. MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
  956. 0x1000);
  957. }
  958. /* Initialize main ISU if none provided */
  959. if (mpic->isu_size == 0) {
  960. mpic->isu_size = mpic->num_sources;
  961. mpic_map(mpic, paddr, &mpic->isus[0],
  962. MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  963. }
  964. mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
  965. mpic->isu_mask = (1 << mpic->isu_shift) - 1;
  966. /* Display version */
  967. switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
  968. case 1:
  969. vers = "1.0";
  970. break;
  971. case 2:
  972. vers = "1.2";
  973. break;
  974. case 3:
  975. vers = "1.3";
  976. break;
  977. default:
  978. vers = "<unknown>";
  979. break;
  980. }
  981. printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
  982. " max %d CPUs\n",
  983. name, vers, (unsigned long long)paddr, mpic->num_cpus);
  984. printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
  985. mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
  986. mpic->next = mpics;
  987. mpics = mpic;
  988. if (flags & MPIC_PRIMARY) {
  989. mpic_primary = mpic;
  990. irq_set_default_host(mpic->irqhost);
  991. }
  992. return mpic;
  993. }
  994. void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  995. phys_addr_t paddr)
  996. {
  997. unsigned int isu_first = isu_num * mpic->isu_size;
  998. BUG_ON(isu_num >= MPIC_MAX_ISU);
  999. mpic_map(mpic, paddr, &mpic->isus[isu_num], 0,
  1000. MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
  1001. if ((isu_first + mpic->isu_size) > mpic->num_sources)
  1002. mpic->num_sources = isu_first + mpic->isu_size;
  1003. }
  1004. void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
  1005. {
  1006. mpic->senses = senses;
  1007. mpic->senses_count = count;
  1008. }
  1009. void __init mpic_init(struct mpic *mpic)
  1010. {
  1011. int i;
  1012. BUG_ON(mpic->num_sources == 0);
  1013. printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
  1014. /* Set current processor priority to max */
  1015. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1016. /* Initialize timers: just disable them all */
  1017. for (i = 0; i < 4; i++) {
  1018. mpic_write(mpic->tmregs,
  1019. i * MPIC_INFO(TIMER_STRIDE) +
  1020. MPIC_INFO(TIMER_DESTINATION), 0);
  1021. mpic_write(mpic->tmregs,
  1022. i * MPIC_INFO(TIMER_STRIDE) +
  1023. MPIC_INFO(TIMER_VECTOR_PRI),
  1024. MPIC_VECPRI_MASK |
  1025. (mpic->timer_vecs[0] + i));
  1026. }
  1027. /* Initialize IPIs to our reserved vectors and mark them disabled for now */
  1028. mpic_test_broken_ipi(mpic);
  1029. for (i = 0; i < 4; i++) {
  1030. mpic_ipi_write(i,
  1031. MPIC_VECPRI_MASK |
  1032. (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
  1033. (mpic->ipi_vecs[0] + i));
  1034. }
  1035. /* Initialize interrupt sources */
  1036. if (mpic->irq_count == 0)
  1037. mpic->irq_count = mpic->num_sources;
  1038. /* Do the HT PIC fixups on U3 broken mpic */
  1039. DBG("MPIC flags: %x\n", mpic->flags);
  1040. if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
  1041. mpic_scan_ht_pics(mpic);
  1042. mpic_u3msi_init(mpic);
  1043. }
  1044. mpic_pasemi_msi_init(mpic);
  1045. for (i = 0; i < mpic->num_sources; i++) {
  1046. /* start with vector = source number, and masked */
  1047. u32 vecpri = MPIC_VECPRI_MASK | i |
  1048. (8 << MPIC_VECPRI_PRIORITY_SHIFT);
  1049. /* check if protected */
  1050. if (mpic->protected && test_bit(i, mpic->protected))
  1051. continue;
  1052. /* init hw */
  1053. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
  1054. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1055. 1 << hard_smp_processor_id());
  1056. }
  1057. /* Init spurious vector */
  1058. mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
  1059. /* Disable 8259 passthrough, if supported */
  1060. if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
  1061. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1062. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1063. | MPIC_GREG_GCONF_8259_PTHROU_DIS);
  1064. if (mpic->flags & MPIC_NO_BIAS)
  1065. mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
  1066. mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
  1067. | MPIC_GREG_GCONF_NO_BIAS);
  1068. /* Set current processor priority to 0 */
  1069. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1070. #ifdef CONFIG_PM
  1071. /* allocate memory to save mpic state */
  1072. mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
  1073. BUG_ON(mpic->save_data == NULL);
  1074. #endif
  1075. }
  1076. void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
  1077. {
  1078. u32 v;
  1079. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1080. v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
  1081. v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
  1082. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1083. }
  1084. void __init mpic_set_serial_int(struct mpic *mpic, int enable)
  1085. {
  1086. unsigned long flags;
  1087. u32 v;
  1088. spin_lock_irqsave(&mpic_lock, flags);
  1089. v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
  1090. if (enable)
  1091. v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
  1092. else
  1093. v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
  1094. mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
  1095. spin_unlock_irqrestore(&mpic_lock, flags);
  1096. }
  1097. void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
  1098. {
  1099. unsigned int is_ipi;
  1100. struct mpic *mpic = mpic_find(irq, &is_ipi);
  1101. unsigned int src = mpic_irq_to_hw(irq);
  1102. unsigned long flags;
  1103. u32 reg;
  1104. if (!mpic)
  1105. return;
  1106. spin_lock_irqsave(&mpic_lock, flags);
  1107. if (is_ipi) {
  1108. reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
  1109. ~MPIC_VECPRI_PRIORITY_MASK;
  1110. mpic_ipi_write(src - mpic->ipi_vecs[0],
  1111. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1112. } else {
  1113. reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
  1114. & ~MPIC_VECPRI_PRIORITY_MASK;
  1115. mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
  1116. reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
  1117. }
  1118. spin_unlock_irqrestore(&mpic_lock, flags);
  1119. }
  1120. void mpic_setup_this_cpu(void)
  1121. {
  1122. #ifdef CONFIG_SMP
  1123. struct mpic *mpic = mpic_primary;
  1124. unsigned long flags;
  1125. u32 msk = 1 << hard_smp_processor_id();
  1126. unsigned int i;
  1127. BUG_ON(mpic == NULL);
  1128. DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1129. spin_lock_irqsave(&mpic_lock, flags);
  1130. /* let the mpic know we want intrs. default affinity is 0xffffffff
  1131. * until changed via /proc. That's how it's done on x86. If we want
  1132. * it differently, then we should make sure we also change the default
  1133. * values of irq_desc[].affinity in irq.c.
  1134. */
  1135. if (distribute_irqs) {
  1136. for (i = 0; i < mpic->num_sources ; i++)
  1137. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1138. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
  1139. }
  1140. /* Set current processor priority to 0 */
  1141. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
  1142. spin_unlock_irqrestore(&mpic_lock, flags);
  1143. #endif /* CONFIG_SMP */
  1144. }
  1145. int mpic_cpu_get_priority(void)
  1146. {
  1147. struct mpic *mpic = mpic_primary;
  1148. return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
  1149. }
  1150. void mpic_cpu_set_priority(int prio)
  1151. {
  1152. struct mpic *mpic = mpic_primary;
  1153. prio &= MPIC_CPU_TASKPRI_MASK;
  1154. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
  1155. }
  1156. void mpic_teardown_this_cpu(int secondary)
  1157. {
  1158. struct mpic *mpic = mpic_primary;
  1159. unsigned long flags;
  1160. u32 msk = 1 << hard_smp_processor_id();
  1161. unsigned int i;
  1162. BUG_ON(mpic == NULL);
  1163. DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
  1164. spin_lock_irqsave(&mpic_lock, flags);
  1165. /* let the mpic know we don't want intrs. */
  1166. for (i = 0; i < mpic->num_sources ; i++)
  1167. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1168. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
  1169. /* Set current processor priority to max */
  1170. mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
  1171. /* We need to EOI the IPI since not all platforms reset the MPIC
  1172. * on boot and new interrupts wouldn't get delivered otherwise.
  1173. */
  1174. mpic_eoi(mpic);
  1175. spin_unlock_irqrestore(&mpic_lock, flags);
  1176. }
  1177. void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
  1178. {
  1179. struct mpic *mpic = mpic_primary;
  1180. BUG_ON(mpic == NULL);
  1181. #ifdef DEBUG_IPI
  1182. DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
  1183. #endif
  1184. mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
  1185. ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
  1186. mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
  1187. }
  1188. static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
  1189. {
  1190. u32 src;
  1191. src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
  1192. #ifdef DEBUG_LOW
  1193. DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
  1194. #endif
  1195. if (unlikely(src == mpic->spurious_vec)) {
  1196. if (mpic->flags & MPIC_SPV_EOI)
  1197. mpic_eoi(mpic);
  1198. return NO_IRQ;
  1199. }
  1200. if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
  1201. if (printk_ratelimit())
  1202. printk(KERN_WARNING "%s: Got protected source %d !\n",
  1203. mpic->name, (int)src);
  1204. mpic_eoi(mpic);
  1205. return NO_IRQ;
  1206. }
  1207. return irq_linear_revmap(mpic->irqhost, src);
  1208. }
  1209. unsigned int mpic_get_one_irq(struct mpic *mpic)
  1210. {
  1211. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
  1212. }
  1213. unsigned int mpic_get_irq(void)
  1214. {
  1215. struct mpic *mpic = mpic_primary;
  1216. BUG_ON(mpic == NULL);
  1217. return mpic_get_one_irq(mpic);
  1218. }
  1219. unsigned int mpic_get_mcirq(void)
  1220. {
  1221. struct mpic *mpic = mpic_primary;
  1222. BUG_ON(mpic == NULL);
  1223. return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
  1224. }
  1225. #ifdef CONFIG_SMP
  1226. void mpic_request_ipis(void)
  1227. {
  1228. struct mpic *mpic = mpic_primary;
  1229. long i, err;
  1230. static char *ipi_names[] = {
  1231. "IPI0 (call function)",
  1232. "IPI1 (reschedule)",
  1233. "IPI2 (call function single)",
  1234. "IPI3 (debugger break)",
  1235. };
  1236. BUG_ON(mpic == NULL);
  1237. printk(KERN_INFO "mpic: requesting IPIs ... \n");
  1238. for (i = 0; i < 4; i++) {
  1239. unsigned int vipi = irq_create_mapping(mpic->irqhost,
  1240. mpic->ipi_vecs[0] + i);
  1241. if (vipi == NO_IRQ) {
  1242. printk(KERN_ERR "Failed to map IPI %ld\n", i);
  1243. break;
  1244. }
  1245. err = request_irq(vipi, mpic_ipi_action,
  1246. IRQF_DISABLED|IRQF_PERCPU,
  1247. ipi_names[i], (void *)i);
  1248. if (err) {
  1249. printk(KERN_ERR "Request of irq %d for IPI %ld failed\n",
  1250. vipi, i);
  1251. break;
  1252. }
  1253. }
  1254. }
  1255. void smp_mpic_message_pass(int target, int msg)
  1256. {
  1257. /* make sure we're sending something that translates to an IPI */
  1258. if ((unsigned int)msg > 3) {
  1259. printk("SMP %d: smp_message_pass: unknown msg %d\n",
  1260. smp_processor_id(), msg);
  1261. return;
  1262. }
  1263. switch (target) {
  1264. case MSG_ALL:
  1265. mpic_send_ipi(msg, 0xffffffff);
  1266. break;
  1267. case MSG_ALL_BUT_SELF:
  1268. mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
  1269. break;
  1270. default:
  1271. mpic_send_ipi(msg, 1 << target);
  1272. break;
  1273. }
  1274. }
  1275. int __init smp_mpic_probe(void)
  1276. {
  1277. int nr_cpus;
  1278. DBG("smp_mpic_probe()...\n");
  1279. nr_cpus = cpus_weight(cpu_possible_map);
  1280. DBG("nr_cpus: %d\n", nr_cpus);
  1281. if (nr_cpus > 1)
  1282. mpic_request_ipis();
  1283. return nr_cpus;
  1284. }
  1285. void __devinit smp_mpic_setup_cpu(int cpu)
  1286. {
  1287. mpic_setup_this_cpu();
  1288. }
  1289. #endif /* CONFIG_SMP */
  1290. #ifdef CONFIG_PM
  1291. static int mpic_suspend(struct sys_device *dev, pm_message_t state)
  1292. {
  1293. struct mpic *mpic = container_of(dev, struct mpic, sysdev);
  1294. int i;
  1295. for (i = 0; i < mpic->num_sources; i++) {
  1296. mpic->save_data[i].vecprio =
  1297. mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
  1298. mpic->save_data[i].dest =
  1299. mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
  1300. }
  1301. return 0;
  1302. }
  1303. static int mpic_resume(struct sys_device *dev)
  1304. {
  1305. struct mpic *mpic = container_of(dev, struct mpic, sysdev);
  1306. int i;
  1307. for (i = 0; i < mpic->num_sources; i++) {
  1308. mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
  1309. mpic->save_data[i].vecprio);
  1310. mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
  1311. mpic->save_data[i].dest);
  1312. #ifdef CONFIG_MPIC_U3_HT_IRQS
  1313. {
  1314. struct mpic_irq_fixup *fixup = &mpic->fixups[i];
  1315. if (fixup->base) {
  1316. /* we use the lowest bit in an inverted meaning */
  1317. if ((mpic->save_data[i].fixup_data & 1) == 0)
  1318. continue;
  1319. /* Enable and configure */
  1320. writeb(0x10 + 2 * fixup->index, fixup->base + 2);
  1321. writel(mpic->save_data[i].fixup_data & ~1,
  1322. fixup->base + 4);
  1323. }
  1324. }
  1325. #endif
  1326. } /* end for loop */
  1327. return 0;
  1328. }
  1329. #endif
  1330. static struct sysdev_class mpic_sysclass = {
  1331. #ifdef CONFIG_PM
  1332. .resume = mpic_resume,
  1333. .suspend = mpic_suspend,
  1334. #endif
  1335. .name = "mpic",
  1336. };
  1337. static int mpic_init_sys(void)
  1338. {
  1339. struct mpic *mpic = mpics;
  1340. int error, id = 0;
  1341. error = sysdev_class_register(&mpic_sysclass);
  1342. while (mpic && !error) {
  1343. mpic->sysdev.cls = &mpic_sysclass;
  1344. mpic->sysdev.id = id++;
  1345. error = sysdev_register(&mpic->sysdev);
  1346. mpic = mpic->next;
  1347. }
  1348. return error;
  1349. }
  1350. device_initcall(mpic_init_sys);