interrupt.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * Cell Internal Interrupt Controller
  3. *
  4. * Copyright (C) 2006 Benjamin Herrenschmidt (benh@kernel.crashing.org)
  5. * IBM, Corp.
  6. *
  7. * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
  8. *
  9. * Author: Arnd Bergmann <arndb@de.ibm.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. * TODO:
  26. * - Fix various assumptions related to HW CPU numbers vs. linux CPU numbers
  27. * vs node numbers in the setup code
  28. * - Implement proper handling of maxcpus=1/2 (that is, routing of irqs from
  29. * a non-active node to the active node)
  30. */
  31. #include <linux/interrupt.h>
  32. #include <linux/irq.h>
  33. #include <linux/module.h>
  34. #include <linux/percpu.h>
  35. #include <linux/types.h>
  36. #include <linux/ioport.h>
  37. #include <linux/kernel_stat.h>
  38. #include <asm/io.h>
  39. #include <asm/pgtable.h>
  40. #include <asm/prom.h>
  41. #include <asm/ptrace.h>
  42. #include <asm/machdep.h>
  43. #include <asm/cell-regs.h>
  44. #include "interrupt.h"
  45. struct iic {
  46. struct cbe_iic_thread_regs __iomem *regs;
  47. u8 target_id;
  48. u8 eoi_stack[16];
  49. int eoi_ptr;
  50. struct device_node *node;
  51. };
  52. static DEFINE_PER_CPU(struct iic, iic);
  53. #define IIC_NODE_COUNT 2
  54. static struct irq_host *iic_host;
  55. /* Convert between "pending" bits and hw irq number */
  56. static irq_hw_number_t iic_pending_to_hwnum(struct cbe_iic_pending_bits bits)
  57. {
  58. unsigned char unit = bits.source & 0xf;
  59. unsigned char node = bits.source >> 4;
  60. unsigned char class = bits.class & 3;
  61. /* Decode IPIs */
  62. if (bits.flags & CBE_IIC_IRQ_IPI)
  63. return IIC_IRQ_TYPE_IPI | (bits.prio >> 4);
  64. else
  65. return (node << IIC_IRQ_NODE_SHIFT) | (class << 4) | unit;
  66. }
  67. static void iic_mask(unsigned int irq)
  68. {
  69. }
  70. static void iic_unmask(unsigned int irq)
  71. {
  72. }
  73. static void iic_eoi(unsigned int irq)
  74. {
  75. struct iic *iic = &__get_cpu_var(iic);
  76. out_be64(&iic->regs->prio, iic->eoi_stack[--iic->eoi_ptr]);
  77. BUG_ON(iic->eoi_ptr < 0);
  78. }
  79. static struct irq_chip iic_chip = {
  80. .typename = " CELL-IIC ",
  81. .mask = iic_mask,
  82. .unmask = iic_unmask,
  83. .eoi = iic_eoi,
  84. };
  85. static void iic_ioexc_eoi(unsigned int irq)
  86. {
  87. }
  88. static void iic_ioexc_cascade(unsigned int irq, struct irq_desc *desc)
  89. {
  90. struct cbe_iic_regs __iomem *node_iic = (void __iomem *)desc->handler_data;
  91. unsigned int base = (irq & 0xffffff00) | IIC_IRQ_TYPE_IOEXC;
  92. unsigned long bits, ack;
  93. int cascade;
  94. for (;;) {
  95. bits = in_be64(&node_iic->iic_is);
  96. if (bits == 0)
  97. break;
  98. /* pre-ack edge interrupts */
  99. ack = bits & IIC_ISR_EDGE_MASK;
  100. if (ack)
  101. out_be64(&node_iic->iic_is, ack);
  102. /* handle them */
  103. for (cascade = 63; cascade >= 0; cascade--)
  104. if (bits & (0x8000000000000000UL >> cascade)) {
  105. unsigned int cirq =
  106. irq_linear_revmap(iic_host,
  107. base | cascade);
  108. if (cirq != NO_IRQ)
  109. generic_handle_irq(cirq);
  110. }
  111. /* post-ack level interrupts */
  112. ack = bits & ~IIC_ISR_EDGE_MASK;
  113. if (ack)
  114. out_be64(&node_iic->iic_is, ack);
  115. }
  116. desc->chip->eoi(irq);
  117. }
  118. static struct irq_chip iic_ioexc_chip = {
  119. .typename = " CELL-IOEX",
  120. .mask = iic_mask,
  121. .unmask = iic_unmask,
  122. .eoi = iic_ioexc_eoi,
  123. };
  124. /* Get an IRQ number from the pending state register of the IIC */
  125. static unsigned int iic_get_irq(void)
  126. {
  127. struct cbe_iic_pending_bits pending;
  128. struct iic *iic;
  129. unsigned int virq;
  130. iic = &__get_cpu_var(iic);
  131. *(unsigned long *) &pending =
  132. in_be64((unsigned long __iomem *) &iic->regs->pending_destr);
  133. if (!(pending.flags & CBE_IIC_IRQ_VALID))
  134. return NO_IRQ;
  135. virq = irq_linear_revmap(iic_host, iic_pending_to_hwnum(pending));
  136. if (virq == NO_IRQ)
  137. return NO_IRQ;
  138. iic->eoi_stack[++iic->eoi_ptr] = pending.prio;
  139. BUG_ON(iic->eoi_ptr > 15);
  140. return virq;
  141. }
  142. void iic_setup_cpu(void)
  143. {
  144. out_be64(&__get_cpu_var(iic).regs->prio, 0xff);
  145. }
  146. u8 iic_get_target_id(int cpu)
  147. {
  148. return per_cpu(iic, cpu).target_id;
  149. }
  150. EXPORT_SYMBOL_GPL(iic_get_target_id);
  151. #ifdef CONFIG_SMP
  152. /* Use the highest interrupt priorities for IPI */
  153. static inline int iic_ipi_to_irq(int ipi)
  154. {
  155. return IIC_IRQ_TYPE_IPI + 0xf - ipi;
  156. }
  157. void iic_cause_IPI(int cpu, int mesg)
  158. {
  159. out_be64(&per_cpu(iic, cpu).regs->generate, (0xf - mesg) << 4);
  160. }
  161. struct irq_host *iic_get_irq_host(int node)
  162. {
  163. return iic_host;
  164. }
  165. EXPORT_SYMBOL_GPL(iic_get_irq_host);
  166. static irqreturn_t iic_ipi_action(int irq, void *dev_id)
  167. {
  168. int ipi = (int)(long)dev_id;
  169. smp_message_recv(ipi);
  170. return IRQ_HANDLED;
  171. }
  172. static void iic_request_ipi(int ipi, const char *name)
  173. {
  174. int virq;
  175. virq = irq_create_mapping(iic_host, iic_ipi_to_irq(ipi));
  176. if (virq == NO_IRQ) {
  177. printk(KERN_ERR
  178. "iic: failed to map IPI %s\n", name);
  179. return;
  180. }
  181. if (request_irq(virq, iic_ipi_action, IRQF_DISABLED, name,
  182. (void *)(long)ipi))
  183. printk(KERN_ERR
  184. "iic: failed to request IPI %s\n", name);
  185. }
  186. void iic_request_IPIs(void)
  187. {
  188. iic_request_ipi(PPC_MSG_CALL_FUNCTION, "IPI-call");
  189. iic_request_ipi(PPC_MSG_RESCHEDULE, "IPI-resched");
  190. iic_request_ipi(PPC_MSG_CALL_FUNC_SINGLE, "IPI-call-single");
  191. #ifdef CONFIG_DEBUGGER
  192. iic_request_ipi(PPC_MSG_DEBUGGER_BREAK, "IPI-debug");
  193. #endif /* CONFIG_DEBUGGER */
  194. }
  195. #endif /* CONFIG_SMP */
  196. static int iic_host_match(struct irq_host *h, struct device_node *node)
  197. {
  198. return of_device_is_compatible(node,
  199. "IBM,CBEA-Internal-Interrupt-Controller");
  200. }
  201. extern int noirqdebug;
  202. static void handle_iic_irq(unsigned int irq, struct irq_desc *desc)
  203. {
  204. const unsigned int cpu = smp_processor_id();
  205. spin_lock(&desc->lock);
  206. desc->status &= ~(IRQ_REPLAY | IRQ_WAITING);
  207. /*
  208. * If we're currently running this IRQ, or its disabled,
  209. * we shouldn't process the IRQ. Mark it pending, handle
  210. * the necessary masking and go out
  211. */
  212. if (unlikely((desc->status & (IRQ_INPROGRESS | IRQ_DISABLED)) ||
  213. !desc->action)) {
  214. desc->status |= IRQ_PENDING;
  215. goto out_eoi;
  216. }
  217. kstat_cpu(cpu).irqs[irq]++;
  218. /* Mark the IRQ currently in progress.*/
  219. desc->status |= IRQ_INPROGRESS;
  220. do {
  221. struct irqaction *action = desc->action;
  222. irqreturn_t action_ret;
  223. if (unlikely(!action))
  224. goto out_eoi;
  225. desc->status &= ~IRQ_PENDING;
  226. spin_unlock(&desc->lock);
  227. action_ret = handle_IRQ_event(irq, action);
  228. if (!noirqdebug)
  229. note_interrupt(irq, desc, action_ret);
  230. spin_lock(&desc->lock);
  231. } while ((desc->status & (IRQ_PENDING | IRQ_DISABLED)) == IRQ_PENDING);
  232. desc->status &= ~IRQ_INPROGRESS;
  233. out_eoi:
  234. desc->chip->eoi(irq);
  235. spin_unlock(&desc->lock);
  236. }
  237. static int iic_host_map(struct irq_host *h, unsigned int virq,
  238. irq_hw_number_t hw)
  239. {
  240. switch (hw & IIC_IRQ_TYPE_MASK) {
  241. case IIC_IRQ_TYPE_IPI:
  242. set_irq_chip_and_handler(virq, &iic_chip, handle_percpu_irq);
  243. break;
  244. case IIC_IRQ_TYPE_IOEXC:
  245. set_irq_chip_and_handler(virq, &iic_ioexc_chip,
  246. handle_iic_irq);
  247. break;
  248. default:
  249. set_irq_chip_and_handler(virq, &iic_chip, handle_iic_irq);
  250. }
  251. return 0;
  252. }
  253. static int iic_host_xlate(struct irq_host *h, struct device_node *ct,
  254. u32 *intspec, unsigned int intsize,
  255. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  256. {
  257. unsigned int node, ext, unit, class;
  258. const u32 *val;
  259. if (!of_device_is_compatible(ct,
  260. "IBM,CBEA-Internal-Interrupt-Controller"))
  261. return -ENODEV;
  262. if (intsize != 1)
  263. return -ENODEV;
  264. val = of_get_property(ct, "#interrupt-cells", NULL);
  265. if (val == NULL || *val != 1)
  266. return -ENODEV;
  267. node = intspec[0] >> 24;
  268. ext = (intspec[0] >> 16) & 0xff;
  269. class = (intspec[0] >> 8) & 0xff;
  270. unit = intspec[0] & 0xff;
  271. /* Check if node is in supported range */
  272. if (node > 1)
  273. return -EINVAL;
  274. /* Build up interrupt number, special case for IO exceptions */
  275. *out_hwirq = (node << IIC_IRQ_NODE_SHIFT);
  276. if (unit == IIC_UNIT_IIC && class == 1)
  277. *out_hwirq |= IIC_IRQ_TYPE_IOEXC | ext;
  278. else
  279. *out_hwirq |= IIC_IRQ_TYPE_NORMAL |
  280. (class << IIC_IRQ_CLASS_SHIFT) | unit;
  281. /* Dummy flags, ignored by iic code */
  282. *out_flags = IRQ_TYPE_EDGE_RISING;
  283. return 0;
  284. }
  285. static struct irq_host_ops iic_host_ops = {
  286. .match = iic_host_match,
  287. .map = iic_host_map,
  288. .xlate = iic_host_xlate,
  289. };
  290. static void __init init_one_iic(unsigned int hw_cpu, unsigned long addr,
  291. struct device_node *node)
  292. {
  293. /* XXX FIXME: should locate the linux CPU number from the HW cpu
  294. * number properly. We are lucky for now
  295. */
  296. struct iic *iic = &per_cpu(iic, hw_cpu);
  297. iic->regs = ioremap(addr, sizeof(struct cbe_iic_thread_regs));
  298. BUG_ON(iic->regs == NULL);
  299. iic->target_id = ((hw_cpu & 2) << 3) | ((hw_cpu & 1) ? 0xf : 0xe);
  300. iic->eoi_stack[0] = 0xff;
  301. iic->node = of_node_get(node);
  302. out_be64(&iic->regs->prio, 0);
  303. printk(KERN_INFO "IIC for CPU %d target id 0x%x : %s\n",
  304. hw_cpu, iic->target_id, node->full_name);
  305. }
  306. static int __init setup_iic(void)
  307. {
  308. struct device_node *dn;
  309. struct resource r0, r1;
  310. unsigned int node, cascade, found = 0;
  311. struct cbe_iic_regs __iomem *node_iic;
  312. const u32 *np;
  313. for (dn = NULL;
  314. (dn = of_find_node_by_name(dn,"interrupt-controller")) != NULL;) {
  315. if (!of_device_is_compatible(dn,
  316. "IBM,CBEA-Internal-Interrupt-Controller"))
  317. continue;
  318. np = of_get_property(dn, "ibm,interrupt-server-ranges", NULL);
  319. if (np == NULL) {
  320. printk(KERN_WARNING "IIC: CPU association not found\n");
  321. of_node_put(dn);
  322. return -ENODEV;
  323. }
  324. if (of_address_to_resource(dn, 0, &r0) ||
  325. of_address_to_resource(dn, 1, &r1)) {
  326. printk(KERN_WARNING "IIC: Can't resolve addresses\n");
  327. of_node_put(dn);
  328. return -ENODEV;
  329. }
  330. found++;
  331. init_one_iic(np[0], r0.start, dn);
  332. init_one_iic(np[1], r1.start, dn);
  333. /* Setup cascade for IO exceptions. XXX cleanup tricks to get
  334. * node vs CPU etc...
  335. * Note that we configure the IIC_IRR here with a hard coded
  336. * priority of 1. We might want to improve that later.
  337. */
  338. node = np[0] >> 1;
  339. node_iic = cbe_get_cpu_iic_regs(np[0]);
  340. cascade = node << IIC_IRQ_NODE_SHIFT;
  341. cascade |= 1 << IIC_IRQ_CLASS_SHIFT;
  342. cascade |= IIC_UNIT_IIC;
  343. cascade = irq_create_mapping(iic_host, cascade);
  344. if (cascade == NO_IRQ)
  345. continue;
  346. /*
  347. * irq_data is a generic pointer that gets passed back
  348. * to us later, so the forced cast is fine.
  349. */
  350. set_irq_data(cascade, (void __force *)node_iic);
  351. set_irq_chained_handler(cascade , iic_ioexc_cascade);
  352. out_be64(&node_iic->iic_ir,
  353. (1 << 12) /* priority */ |
  354. (node << 4) /* dest node */ |
  355. IIC_UNIT_THREAD_0 /* route them to thread 0 */);
  356. /* Flush pending (make sure it triggers if there is
  357. * anything pending
  358. */
  359. out_be64(&node_iic->iic_is, 0xfffffffffffffffful);
  360. }
  361. if (found)
  362. return 0;
  363. else
  364. return -ENODEV;
  365. }
  366. void __init iic_init_IRQ(void)
  367. {
  368. /* Setup an irq host data structure */
  369. iic_host = irq_alloc_host(NULL, IRQ_HOST_MAP_LINEAR, IIC_SOURCE_COUNT,
  370. &iic_host_ops, IIC_IRQ_INVALID);
  371. BUG_ON(iic_host == NULL);
  372. irq_set_default_host(iic_host);
  373. /* Discover and initialize iics */
  374. if (setup_iic() < 0)
  375. panic("IIC: Failed to initialize !\n");
  376. /* Set master interrupt handling function */
  377. ppc_md.get_irq = iic_get_irq;
  378. /* Enable on current CPU */
  379. iic_setup_cpu();
  380. }
  381. void iic_set_interrupt_routing(int cpu, int thread, int priority)
  382. {
  383. struct cbe_iic_regs __iomem *iic_regs = cbe_get_cpu_iic_regs(cpu);
  384. u64 iic_ir = 0;
  385. int node = cpu >> 1;
  386. /* Set which node and thread will handle the next interrupt */
  387. iic_ir |= CBE_IIC_IR_PRIO(priority) |
  388. CBE_IIC_IR_DEST_NODE(node);
  389. if (thread == 0)
  390. iic_ir |= CBE_IIC_IR_DEST_UNIT(CBE_IIC_IR_PT_0);
  391. else
  392. iic_ir |= CBE_IIC_IR_DEST_UNIT(CBE_IIC_IR_PT_1);
  393. out_be64(&iic_regs->iic_ir, iic_ir);
  394. }