clock.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * Copyright (C) 2007,2008 Freescale Semiconductor, Inc. All rights reserved.
  3. *
  4. * Author: John Rigby <jrigby@freescale.com>
  5. *
  6. * Implements the clk api defined in include/linux/clk.h
  7. *
  8. * Original based on linux/arch/arm/mach-integrator/clock.c
  9. *
  10. * Copyright (C) 2004 ARM Limited.
  11. * Written by Deep Blue Solutions Limited.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/list.h>
  19. #include <linux/errno.h>
  20. #include <linux/err.h>
  21. #include <linux/string.h>
  22. #include <linux/clk.h>
  23. #include <linux/mutex.h>
  24. #include <linux/io.h>
  25. #include <linux/of_platform.h>
  26. #include <asm/mpc512x.h>
  27. #include <asm/clk_interface.h>
  28. #undef CLK_DEBUG
  29. static int clocks_initialized;
  30. #define CLK_HAS_RATE 0x1 /* has rate in MHz */
  31. #define CLK_HAS_CTRL 0x2 /* has control reg and bit */
  32. struct clk {
  33. struct list_head node;
  34. char name[32];
  35. int flags;
  36. struct device *dev;
  37. unsigned long rate;
  38. struct module *owner;
  39. void (*calc) (struct clk *);
  40. struct clk *parent;
  41. int reg, bit; /* CLK_HAS_CTRL */
  42. int div_shift; /* only used by generic_div_clk_calc */
  43. };
  44. static LIST_HEAD(clocks);
  45. static DEFINE_MUTEX(clocks_mutex);
  46. static struct clk *mpc5121_clk_get(struct device *dev, const char *id)
  47. {
  48. struct clk *p, *clk = ERR_PTR(-ENOENT);
  49. int dev_match = 0;
  50. int id_match = 0;
  51. if (dev == NULL && id == NULL)
  52. return NULL;
  53. mutex_lock(&clocks_mutex);
  54. list_for_each_entry(p, &clocks, node) {
  55. if (dev && dev == p->dev)
  56. dev_match++;
  57. if (strcmp(id, p->name) == 0)
  58. id_match++;
  59. if ((dev_match || id_match) && try_module_get(p->owner)) {
  60. clk = p;
  61. break;
  62. }
  63. }
  64. mutex_unlock(&clocks_mutex);
  65. return clk;
  66. }
  67. #ifdef CLK_DEBUG
  68. static void dump_clocks(void)
  69. {
  70. struct clk *p;
  71. mutex_lock(&clocks_mutex);
  72. printk(KERN_INFO "CLOCKS:\n");
  73. list_for_each_entry(p, &clocks, node) {
  74. printk(KERN_INFO " %s %ld", p->name, p->rate);
  75. if (p->parent)
  76. printk(KERN_INFO " %s %ld", p->parent->name,
  77. p->parent->rate);
  78. if (p->flags & CLK_HAS_CTRL)
  79. printk(KERN_INFO " reg/bit %d/%d", p->reg, p->bit);
  80. printk("\n");
  81. }
  82. mutex_unlock(&clocks_mutex);
  83. }
  84. #define DEBUG_CLK_DUMP() dump_clocks()
  85. #else
  86. #define DEBUG_CLK_DUMP()
  87. #endif
  88. static void mpc5121_clk_put(struct clk *clk)
  89. {
  90. module_put(clk->owner);
  91. }
  92. #define NRPSC 12
  93. struct mpc512x_clockctl {
  94. u32 spmr; /* System PLL Mode Reg */
  95. u32 sccr[2]; /* System Clk Ctrl Reg 1 & 2 */
  96. u32 scfr1; /* System Clk Freq Reg 1 */
  97. u32 scfr2; /* System Clk Freq Reg 2 */
  98. u32 reserved;
  99. u32 bcr; /* Bread Crumb Reg */
  100. u32 pccr[NRPSC]; /* PSC Clk Ctrl Reg 0-11 */
  101. u32 spccr; /* SPDIF Clk Ctrl Reg */
  102. u32 cccr; /* CFM Clk Ctrl Reg */
  103. u32 dccr; /* DIU Clk Cnfg Reg */
  104. };
  105. struct mpc512x_clockctl __iomem *clockctl;
  106. static int mpc5121_clk_enable(struct clk *clk)
  107. {
  108. unsigned int mask;
  109. if (clk->flags & CLK_HAS_CTRL) {
  110. mask = in_be32(&clockctl->sccr[clk->reg]);
  111. mask |= 1 << clk->bit;
  112. out_be32(&clockctl->sccr[clk->reg], mask);
  113. }
  114. return 0;
  115. }
  116. static void mpc5121_clk_disable(struct clk *clk)
  117. {
  118. unsigned int mask;
  119. if (clk->flags & CLK_HAS_CTRL) {
  120. mask = in_be32(&clockctl->sccr[clk->reg]);
  121. mask &= ~(1 << clk->bit);
  122. out_be32(&clockctl->sccr[clk->reg], mask);
  123. }
  124. }
  125. static unsigned long mpc5121_clk_get_rate(struct clk *clk)
  126. {
  127. if (clk->flags & CLK_HAS_RATE)
  128. return clk->rate;
  129. else
  130. return 0;
  131. }
  132. static long mpc5121_clk_round_rate(struct clk *clk, unsigned long rate)
  133. {
  134. return rate;
  135. }
  136. static int mpc5121_clk_set_rate(struct clk *clk, unsigned long rate)
  137. {
  138. return 0;
  139. }
  140. static int clk_register(struct clk *clk)
  141. {
  142. mutex_lock(&clocks_mutex);
  143. list_add(&clk->node, &clocks);
  144. mutex_unlock(&clocks_mutex);
  145. return 0;
  146. }
  147. static unsigned long spmf_mult(void)
  148. {
  149. /*
  150. * Convert spmf to multiplier
  151. */
  152. static int spmf_to_mult[] = {
  153. 68, 1, 12, 16,
  154. 20, 24, 28, 32,
  155. 36, 40, 44, 48,
  156. 52, 56, 60, 64
  157. };
  158. int spmf = (clockctl->spmr >> 24) & 0xf;
  159. return spmf_to_mult[spmf];
  160. }
  161. static unsigned long sysdiv_div_x_2(void)
  162. {
  163. /*
  164. * Convert sysdiv to divisor x 2
  165. * Some divisors have fractional parts so
  166. * multiply by 2 then divide by this value
  167. */
  168. static int sysdiv_to_div_x_2[] = {
  169. 4, 5, 6, 7,
  170. 8, 9, 10, 14,
  171. 12, 16, 18, 22,
  172. 20, 24, 26, 30,
  173. 28, 32, 34, 38,
  174. 36, 40, 42, 46,
  175. 44, 48, 50, 54,
  176. 52, 56, 58, 62,
  177. 60, 64, 66,
  178. };
  179. int sysdiv = (clockctl->scfr2 >> 26) & 0x3f;
  180. return sysdiv_to_div_x_2[sysdiv];
  181. }
  182. static unsigned long ref_to_sys(unsigned long rate)
  183. {
  184. rate *= spmf_mult();
  185. rate *= 2;
  186. rate /= sysdiv_div_x_2();
  187. return rate;
  188. }
  189. static unsigned long sys_to_ref(unsigned long rate)
  190. {
  191. rate *= sysdiv_div_x_2();
  192. rate /= 2;
  193. rate /= spmf_mult();
  194. return rate;
  195. }
  196. static long ips_to_ref(unsigned long rate)
  197. {
  198. int ips_div = (clockctl->scfr1 >> 23) & 0x7;
  199. rate *= ips_div; /* csb_clk = ips_clk * ips_div */
  200. rate *= 2; /* sys_clk = csb_clk * 2 */
  201. return sys_to_ref(rate);
  202. }
  203. static unsigned long devtree_getfreq(char *clockname)
  204. {
  205. struct device_node *np;
  206. const unsigned int *prop;
  207. unsigned int val = 0;
  208. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-immr");
  209. if (np) {
  210. prop = of_get_property(np, clockname, NULL);
  211. if (prop)
  212. val = *prop;
  213. of_node_put(np);
  214. }
  215. return val;
  216. }
  217. static void ref_clk_calc(struct clk *clk)
  218. {
  219. unsigned long rate;
  220. rate = devtree_getfreq("bus-frequency");
  221. if (rate == 0) {
  222. printk(KERN_ERR "No bus-frequency in dev tree\n");
  223. clk->rate = 0;
  224. return;
  225. }
  226. clk->rate = ips_to_ref(rate);
  227. }
  228. static struct clk ref_clk = {
  229. .name = "ref_clk",
  230. .calc = ref_clk_calc,
  231. };
  232. static void sys_clk_calc(struct clk *clk)
  233. {
  234. clk->rate = ref_to_sys(ref_clk.rate);
  235. }
  236. static struct clk sys_clk = {
  237. .name = "sys_clk",
  238. .calc = sys_clk_calc,
  239. };
  240. static void diu_clk_calc(struct clk *clk)
  241. {
  242. int diudiv_x_2 = clockctl->scfr1 & 0xff;
  243. unsigned long rate;
  244. rate = sys_clk.rate;
  245. rate *= 2;
  246. rate /= diudiv_x_2;
  247. clk->rate = rate;
  248. }
  249. static void half_clk_calc(struct clk *clk)
  250. {
  251. clk->rate = clk->parent->rate / 2;
  252. }
  253. static void generic_div_clk_calc(struct clk *clk)
  254. {
  255. int div = (clockctl->scfr1 >> clk->div_shift) & 0x7;
  256. clk->rate = clk->parent->rate / div;
  257. }
  258. static void unity_clk_calc(struct clk *clk)
  259. {
  260. clk->rate = clk->parent->rate;
  261. }
  262. static struct clk csb_clk = {
  263. .name = "csb_clk",
  264. .calc = half_clk_calc,
  265. .parent = &sys_clk,
  266. };
  267. static void e300_clk_calc(struct clk *clk)
  268. {
  269. int spmf = (clockctl->spmr >> 16) & 0xf;
  270. int ratex2 = clk->parent->rate * spmf;
  271. clk->rate = ratex2 / 2;
  272. }
  273. static struct clk e300_clk = {
  274. .name = "e300_clk",
  275. .calc = e300_clk_calc,
  276. .parent = &csb_clk,
  277. };
  278. static struct clk ips_clk = {
  279. .name = "ips_clk",
  280. .calc = generic_div_clk_calc,
  281. .parent = &csb_clk,
  282. .div_shift = 23,
  283. };
  284. /*
  285. * Clocks controlled by SCCR1 (.reg = 0)
  286. */
  287. static struct clk lpc_clk = {
  288. .name = "lpc_clk",
  289. .flags = CLK_HAS_CTRL,
  290. .reg = 0,
  291. .bit = 30,
  292. .calc = generic_div_clk_calc,
  293. .parent = &ips_clk,
  294. .div_shift = 11,
  295. };
  296. static struct clk nfc_clk = {
  297. .name = "nfc_clk",
  298. .flags = CLK_HAS_CTRL,
  299. .reg = 0,
  300. .bit = 29,
  301. .calc = generic_div_clk_calc,
  302. .parent = &ips_clk,
  303. .div_shift = 8,
  304. };
  305. static struct clk pata_clk = {
  306. .name = "pata_clk",
  307. .flags = CLK_HAS_CTRL,
  308. .reg = 0,
  309. .bit = 28,
  310. .calc = unity_clk_calc,
  311. .parent = &ips_clk,
  312. };
  313. /*
  314. * PSC clocks (bits 27 - 16)
  315. * are setup elsewhere
  316. */
  317. static struct clk sata_clk = {
  318. .name = "sata_clk",
  319. .flags = CLK_HAS_CTRL,
  320. .reg = 0,
  321. .bit = 14,
  322. .calc = unity_clk_calc,
  323. .parent = &ips_clk,
  324. };
  325. static struct clk fec_clk = {
  326. .name = "fec_clk",
  327. .flags = CLK_HAS_CTRL,
  328. .reg = 0,
  329. .bit = 13,
  330. .calc = unity_clk_calc,
  331. .parent = &ips_clk,
  332. };
  333. static struct clk pci_clk = {
  334. .name = "pci_clk",
  335. .flags = CLK_HAS_CTRL,
  336. .reg = 0,
  337. .bit = 11,
  338. .calc = generic_div_clk_calc,
  339. .parent = &csb_clk,
  340. .div_shift = 20,
  341. };
  342. /*
  343. * Clocks controlled by SCCR2 (.reg = 1)
  344. */
  345. static struct clk diu_clk = {
  346. .name = "diu_clk",
  347. .flags = CLK_HAS_CTRL,
  348. .reg = 1,
  349. .bit = 31,
  350. .calc = diu_clk_calc,
  351. };
  352. static struct clk axe_clk = {
  353. .name = "axe_clk",
  354. .flags = CLK_HAS_CTRL,
  355. .reg = 1,
  356. .bit = 30,
  357. .calc = unity_clk_calc,
  358. .parent = &csb_clk,
  359. };
  360. static struct clk usb1_clk = {
  361. .name = "usb1_clk",
  362. .flags = CLK_HAS_CTRL,
  363. .reg = 1,
  364. .bit = 28,
  365. .calc = unity_clk_calc,
  366. .parent = &csb_clk,
  367. };
  368. static struct clk usb2_clk = {
  369. .name = "usb2_clk",
  370. .flags = CLK_HAS_CTRL,
  371. .reg = 1,
  372. .bit = 27,
  373. .calc = unity_clk_calc,
  374. .parent = &csb_clk,
  375. };
  376. static struct clk i2c_clk = {
  377. .name = "i2c_clk",
  378. .flags = CLK_HAS_CTRL,
  379. .reg = 1,
  380. .bit = 26,
  381. .calc = unity_clk_calc,
  382. .parent = &ips_clk,
  383. };
  384. static struct clk mscan_clk = {
  385. .name = "mscan_clk",
  386. .flags = CLK_HAS_CTRL,
  387. .reg = 1,
  388. .bit = 25,
  389. .calc = unity_clk_calc,
  390. .parent = &ips_clk,
  391. };
  392. static struct clk sdhc_clk = {
  393. .name = "sdhc_clk",
  394. .flags = CLK_HAS_CTRL,
  395. .reg = 1,
  396. .bit = 24,
  397. .calc = unity_clk_calc,
  398. .parent = &ips_clk,
  399. };
  400. static struct clk mbx_bus_clk = {
  401. .name = "mbx_bus_clk",
  402. .flags = CLK_HAS_CTRL,
  403. .reg = 1,
  404. .bit = 22,
  405. .calc = half_clk_calc,
  406. .parent = &csb_clk,
  407. };
  408. static struct clk mbx_clk = {
  409. .name = "mbx_clk",
  410. .flags = CLK_HAS_CTRL,
  411. .reg = 1,
  412. .bit = 21,
  413. .calc = unity_clk_calc,
  414. .parent = &csb_clk,
  415. };
  416. static struct clk mbx_3d_clk = {
  417. .name = "mbx_3d_clk",
  418. .flags = CLK_HAS_CTRL,
  419. .reg = 1,
  420. .bit = 20,
  421. .calc = generic_div_clk_calc,
  422. .parent = &mbx_bus_clk,
  423. .div_shift = 14,
  424. };
  425. static void psc_mclk_in_calc(struct clk *clk)
  426. {
  427. clk->rate = devtree_getfreq("psc_mclk_in");
  428. if (!clk->rate)
  429. clk->rate = 25000000;
  430. }
  431. static struct clk psc_mclk_in = {
  432. .name = "psc_mclk_in",
  433. .calc = psc_mclk_in_calc,
  434. };
  435. static struct clk spdif_txclk = {
  436. .name = "spdif_txclk",
  437. .flags = CLK_HAS_CTRL,
  438. .reg = 1,
  439. .bit = 23,
  440. };
  441. static struct clk spdif_rxclk = {
  442. .name = "spdif_rxclk",
  443. .flags = CLK_HAS_CTRL,
  444. .reg = 1,
  445. .bit = 23,
  446. };
  447. static void ac97_clk_calc(struct clk *clk)
  448. {
  449. /* ac97 bit clock is always 24.567 MHz */
  450. clk->rate = 24567000;
  451. }
  452. static struct clk ac97_clk = {
  453. .name = "ac97_clk_in",
  454. .calc = ac97_clk_calc,
  455. };
  456. struct clk *rate_clks[] = {
  457. &ref_clk,
  458. &sys_clk,
  459. &diu_clk,
  460. &csb_clk,
  461. &e300_clk,
  462. &ips_clk,
  463. &fec_clk,
  464. &sata_clk,
  465. &pata_clk,
  466. &nfc_clk,
  467. &lpc_clk,
  468. &mbx_bus_clk,
  469. &mbx_clk,
  470. &mbx_3d_clk,
  471. &axe_clk,
  472. &usb1_clk,
  473. &usb2_clk,
  474. &i2c_clk,
  475. &mscan_clk,
  476. &sdhc_clk,
  477. &pci_clk,
  478. &psc_mclk_in,
  479. &spdif_txclk,
  480. &spdif_rxclk,
  481. &ac97_clk,
  482. NULL
  483. };
  484. static void rate_clk_init(struct clk *clk)
  485. {
  486. if (clk->calc) {
  487. clk->calc(clk);
  488. clk->flags |= CLK_HAS_RATE;
  489. clk_register(clk);
  490. } else {
  491. printk(KERN_WARNING
  492. "Could not initialize clk %s without a calc routine\n",
  493. clk->name);
  494. }
  495. }
  496. static void rate_clks_init(void)
  497. {
  498. struct clk **cpp, *clk;
  499. cpp = rate_clks;
  500. while ((clk = *cpp++))
  501. rate_clk_init(clk);
  502. }
  503. /*
  504. * There are two clk enable registers with 32 enable bits each
  505. * psc clocks and device clocks are all stored in dev_clks
  506. */
  507. struct clk dev_clks[2][32];
  508. /*
  509. * Given a psc number return the dev_clk
  510. * associated with it
  511. */
  512. static struct clk *psc_dev_clk(int pscnum)
  513. {
  514. int reg, bit;
  515. struct clk *clk;
  516. reg = 0;
  517. bit = 27 - pscnum;
  518. clk = &dev_clks[reg][bit];
  519. clk->reg = 0;
  520. clk->bit = bit;
  521. return clk;
  522. }
  523. /*
  524. * PSC clock rate calculation
  525. */
  526. static void psc_calc_rate(struct clk *clk, int pscnum, struct device_node *np)
  527. {
  528. unsigned long mclk_src = sys_clk.rate;
  529. unsigned long mclk_div;
  530. /*
  531. * Can only change value of mclk divider
  532. * when the divider is disabled.
  533. *
  534. * Zero is not a valid divider so minimum
  535. * divider is 1
  536. *
  537. * disable/set divider/enable
  538. */
  539. out_be32(&clockctl->pccr[pscnum], 0);
  540. out_be32(&clockctl->pccr[pscnum], 0x00020000);
  541. out_be32(&clockctl->pccr[pscnum], 0x00030000);
  542. if (clockctl->pccr[pscnum] & 0x80) {
  543. clk->rate = spdif_rxclk.rate;
  544. return;
  545. }
  546. switch ((clockctl->pccr[pscnum] >> 14) & 0x3) {
  547. case 0:
  548. mclk_src = sys_clk.rate;
  549. break;
  550. case 1:
  551. mclk_src = ref_clk.rate;
  552. break;
  553. case 2:
  554. mclk_src = psc_mclk_in.rate;
  555. break;
  556. case 3:
  557. mclk_src = spdif_txclk.rate;
  558. break;
  559. }
  560. mclk_div = ((clockctl->pccr[pscnum] >> 17) & 0x7fff) + 1;
  561. clk->rate = mclk_src / mclk_div;
  562. }
  563. /*
  564. * Find all psc nodes in device tree and assign a clock
  565. * with name "psc%d_mclk" and dev pointing at the device
  566. * returned from of_find_device_by_node
  567. */
  568. static void psc_clks_init(void)
  569. {
  570. struct device_node *np;
  571. const u32 *cell_index;
  572. struct of_device *ofdev;
  573. for_each_compatible_node(np, NULL, "fsl,mpc5121-psc") {
  574. cell_index = of_get_property(np, "cell-index", NULL);
  575. if (cell_index) {
  576. int pscnum = *cell_index;
  577. struct clk *clk = psc_dev_clk(pscnum);
  578. clk->flags = CLK_HAS_RATE | CLK_HAS_CTRL;
  579. ofdev = of_find_device_by_node(np);
  580. clk->dev = &ofdev->dev;
  581. /*
  582. * AC97 is special rate clock does
  583. * not go through normal path
  584. */
  585. if (strcmp("ac97", np->name) == 0)
  586. clk->rate = ac97_clk.rate;
  587. else
  588. psc_calc_rate(clk, pscnum, np);
  589. sprintf(clk->name, "psc%d_mclk", pscnum);
  590. clk_register(clk);
  591. clk_enable(clk);
  592. }
  593. }
  594. }
  595. static struct clk_interface mpc5121_clk_functions = {
  596. .clk_get = mpc5121_clk_get,
  597. .clk_enable = mpc5121_clk_enable,
  598. .clk_disable = mpc5121_clk_disable,
  599. .clk_get_rate = mpc5121_clk_get_rate,
  600. .clk_put = mpc5121_clk_put,
  601. .clk_round_rate = mpc5121_clk_round_rate,
  602. .clk_set_rate = mpc5121_clk_set_rate,
  603. .clk_set_parent = NULL,
  604. .clk_get_parent = NULL,
  605. };
  606. static int
  607. mpc5121_clk_init(void)
  608. {
  609. struct device_node *np;
  610. np = of_find_compatible_node(NULL, NULL, "fsl,mpc5121-clock");
  611. if (np) {
  612. clockctl = of_iomap(np, 0);
  613. of_node_put(np);
  614. }
  615. if (!clockctl) {
  616. printk(KERN_ERR "Could not map clock control registers\n");
  617. return 0;
  618. }
  619. rate_clks_init();
  620. psc_clks_init();
  621. /* leave clockctl mapped forever */
  622. /*iounmap(clockctl); */
  623. DEBUG_CLK_DUMP();
  624. clocks_initialized++;
  625. clk_functions = mpc5121_clk_functions;
  626. return 0;
  627. }
  628. arch_initcall(mpc5121_clk_init);