mmu_decl.h 2.9 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394
  1. /*
  2. * Declarations of procedures and variables shared between files
  3. * in arch/ppc/mm/.
  4. *
  5. * Derived from arch/ppc/mm/init.c:
  6. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  7. *
  8. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  9. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  10. * Copyright (C) 1996 Paul Mackerras
  11. *
  12. * Derived from "arch/i386/mm/init.c"
  13. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/mm.h>
  22. #include <asm/tlbflush.h>
  23. #include <asm/mmu.h>
  24. extern void hash_preload(struct mm_struct *mm, unsigned long ea,
  25. unsigned long access, unsigned long trap);
  26. #ifdef CONFIG_PPC32
  27. extern void mapin_ram(void);
  28. extern int map_page(unsigned long va, phys_addr_t pa, int flags);
  29. extern void setbat(int index, unsigned long virt, phys_addr_t phys,
  30. unsigned int size, int flags);
  31. extern void settlbcam(int index, unsigned long virt, phys_addr_t phys,
  32. unsigned int size, int flags, unsigned int pid);
  33. extern void invalidate_tlbcam_entry(int index);
  34. extern int __map_without_bats;
  35. extern unsigned long ioremap_base;
  36. extern unsigned int rtas_data, rtas_size;
  37. struct hash_pte;
  38. extern struct hash_pte *Hash, *Hash_end;
  39. extern unsigned long Hash_size, Hash_mask;
  40. extern unsigned int num_tlbcam_entries;
  41. #endif
  42. extern unsigned long ioremap_bot;
  43. extern unsigned long __max_low_memory;
  44. extern phys_addr_t __initial_memory_limit_addr;
  45. extern phys_addr_t total_memory;
  46. extern phys_addr_t total_lowmem;
  47. extern phys_addr_t memstart_addr;
  48. extern phys_addr_t lowmem_end_addr;
  49. /* ...and now those things that may be slightly different between processor
  50. * architectures. -- Dan
  51. */
  52. #if defined(CONFIG_8xx)
  53. #define flush_HPTE(X, va, pg) _tlbie(va, 0 /* 8xx doesn't care about PID */)
  54. #define MMU_init_hw() do { } while(0)
  55. #define mmu_mapin_ram() (0UL)
  56. #elif defined(CONFIG_4xx)
  57. #define flush_HPTE(pid, va, pg) _tlbie(va, pid)
  58. extern void MMU_init_hw(void);
  59. extern unsigned long mmu_mapin_ram(void);
  60. #elif defined(CONFIG_FSL_BOOKE)
  61. #define flush_HPTE(pid, va, pg) _tlbie(va, pid)
  62. extern void MMU_init_hw(void);
  63. extern unsigned long mmu_mapin_ram(void);
  64. extern void adjust_total_lowmem(void);
  65. #elif defined(CONFIG_PPC32)
  66. /* anything 32-bit except 4xx or 8xx */
  67. extern void MMU_init_hw(void);
  68. extern unsigned long mmu_mapin_ram(void);
  69. /* Be careful....this needs to be updated if we ever encounter 603 SMPs,
  70. * which includes all new 82xx processors. We need tlbie/tlbsync here
  71. * in that case (I think). -- Dan.
  72. */
  73. static inline void flush_HPTE(unsigned context, unsigned long va,
  74. unsigned long pdval)
  75. {
  76. if ((Hash != 0) &&
  77. cpu_has_feature(CPU_FTR_HPTE_TABLE))
  78. flush_hash_pages(0, va, pdval, 1);
  79. else
  80. _tlbie(va);
  81. }
  82. #endif