head_40x.S 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009
  1. /*
  2. * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
  3. * Initial PowerPC version.
  4. * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
  5. * Rewritten for PReP
  6. * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
  7. * Low-level exception handers, MMU support, and rewrite.
  8. * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
  9. * PowerPC 8xx modifications.
  10. * Copyright (c) 1998-1999 TiVo, Inc.
  11. * PowerPC 403GCX modifications.
  12. * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
  13. * PowerPC 403GCX/405GP modifications.
  14. * Copyright 2000 MontaVista Software Inc.
  15. * PPC405 modifications
  16. * PowerPC 403GCX/405GP modifications.
  17. * Author: MontaVista Software, Inc.
  18. * frank_rowand@mvista.com or source@mvista.com
  19. * debbie_chu@mvista.com
  20. *
  21. *
  22. * Module name: head_4xx.S
  23. *
  24. * Description:
  25. * Kernel execution entry point code.
  26. *
  27. * This program is free software; you can redistribute it and/or
  28. * modify it under the terms of the GNU General Public License
  29. * as published by the Free Software Foundation; either version
  30. * 2 of the License, or (at your option) any later version.
  31. *
  32. */
  33. #include <asm/processor.h>
  34. #include <asm/page.h>
  35. #include <asm/mmu.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/cputable.h>
  38. #include <asm/thread_info.h>
  39. #include <asm/ppc_asm.h>
  40. #include <asm/asm-offsets.h>
  41. /* As with the other PowerPC ports, it is expected that when code
  42. * execution begins here, the following registers contain valid, yet
  43. * optional, information:
  44. *
  45. * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
  46. * r4 - Starting address of the init RAM disk
  47. * r5 - Ending address of the init RAM disk
  48. * r6 - Start of kernel command line string (e.g. "mem=96m")
  49. * r7 - End of kernel command line string
  50. *
  51. * This is all going to change RSN when we add bi_recs....... -- Dan
  52. */
  53. .section .text.head, "ax"
  54. _ENTRY(_stext);
  55. _ENTRY(_start);
  56. /* Save parameters we are passed.
  57. */
  58. mr r31,r3
  59. mr r30,r4
  60. mr r29,r5
  61. mr r28,r6
  62. mr r27,r7
  63. /* We have to turn on the MMU right away so we get cache modes
  64. * set correctly.
  65. */
  66. bl initial_mmu
  67. /* We now have the lower 16 Meg mapped into TLB entries, and the caches
  68. * ready to work.
  69. */
  70. turn_on_mmu:
  71. lis r0,MSR_KERNEL@h
  72. ori r0,r0,MSR_KERNEL@l
  73. mtspr SPRN_SRR1,r0
  74. lis r0,start_here@h
  75. ori r0,r0,start_here@l
  76. mtspr SPRN_SRR0,r0
  77. SYNC
  78. rfi /* enables MMU */
  79. b . /* prevent prefetch past rfi */
  80. /*
  81. * This area is used for temporarily saving registers during the
  82. * critical exception prolog.
  83. */
  84. . = 0xc0
  85. crit_save:
  86. _ENTRY(crit_r10)
  87. .space 4
  88. _ENTRY(crit_r11)
  89. .space 4
  90. _ENTRY(crit_srr0)
  91. .space 4
  92. _ENTRY(crit_srr1)
  93. .space 4
  94. _ENTRY(saved_ksp_limit)
  95. .space 4
  96. /*
  97. * Exception vector entry code. This code runs with address translation
  98. * turned off (i.e. using physical addresses). We assume SPRG3 has the
  99. * physical address of the current task thread_struct.
  100. * Note that we have to have decremented r1 before we write to any fields
  101. * of the exception frame, since a critical interrupt could occur at any
  102. * time, and it will write to the area immediately below the current r1.
  103. */
  104. #define NORMAL_EXCEPTION_PROLOG \
  105. mtspr SPRN_SPRG0,r10; /* save two registers to work with */\
  106. mtspr SPRN_SPRG1,r11; \
  107. mtspr SPRN_SPRG2,r1; \
  108. mfcr r10; /* save CR in r10 for now */\
  109. mfspr r11,SPRN_SRR1; /* check whether user or kernel */\
  110. andi. r11,r11,MSR_PR; \
  111. beq 1f; \
  112. mfspr r1,SPRN_SPRG3; /* if from user, start at top of */\
  113. lwz r1,THREAD_INFO-THREAD(r1); /* this thread's kernel stack */\
  114. addi r1,r1,THREAD_SIZE; \
  115. 1: subi r1,r1,INT_FRAME_SIZE; /* Allocate an exception frame */\
  116. tophys(r11,r1); \
  117. stw r10,_CCR(r11); /* save various registers */\
  118. stw r12,GPR12(r11); \
  119. stw r9,GPR9(r11); \
  120. mfspr r10,SPRN_SPRG0; \
  121. stw r10,GPR10(r11); \
  122. mfspr r12,SPRN_SPRG1; \
  123. stw r12,GPR11(r11); \
  124. mflr r10; \
  125. stw r10,_LINK(r11); \
  126. mfspr r10,SPRN_SPRG2; \
  127. mfspr r12,SPRN_SRR0; \
  128. stw r10,GPR1(r11); \
  129. mfspr r9,SPRN_SRR1; \
  130. stw r10,0(r11); \
  131. rlwinm r9,r9,0,14,12; /* clear MSR_WE (necessary?) */\
  132. stw r0,GPR0(r11); \
  133. SAVE_4GPRS(3, r11); \
  134. SAVE_2GPRS(7, r11)
  135. /*
  136. * Exception prolog for critical exceptions. This is a little different
  137. * from the normal exception prolog above since a critical exception
  138. * can potentially occur at any point during normal exception processing.
  139. * Thus we cannot use the same SPRG registers as the normal prolog above.
  140. * Instead we use a couple of words of memory at low physical addresses.
  141. * This is OK since we don't support SMP on these processors.
  142. */
  143. #define CRITICAL_EXCEPTION_PROLOG \
  144. stw r10,crit_r10@l(0); /* save two registers to work with */\
  145. stw r11,crit_r11@l(0); \
  146. mfcr r10; /* save CR in r10 for now */\
  147. mfspr r11,SPRN_SRR3; /* check whether user or kernel */\
  148. andi. r11,r11,MSR_PR; \
  149. lis r11,critirq_ctx@ha; \
  150. tophys(r11,r11); \
  151. lwz r11,critirq_ctx@l(r11); \
  152. beq 1f; \
  153. /* COMING FROM USER MODE */ \
  154. mfspr r11,SPRN_SPRG3; /* if from user, start at top of */\
  155. lwz r11,THREAD_INFO-THREAD(r11); /* this thread's kernel stack */\
  156. 1: addi r11,r11,THREAD_SIZE-INT_FRAME_SIZE; /* Alloc an excpt frm */\
  157. tophys(r11,r11); \
  158. stw r10,_CCR(r11); /* save various registers */\
  159. stw r12,GPR12(r11); \
  160. stw r9,GPR9(r11); \
  161. mflr r10; \
  162. stw r10,_LINK(r11); \
  163. mfspr r12,SPRN_DEAR; /* save DEAR and ESR in the frame */\
  164. stw r12,_DEAR(r11); /* since they may have had stuff */\
  165. mfspr r9,SPRN_ESR; /* in them at the point where the */\
  166. stw r9,_ESR(r11); /* exception was taken */\
  167. mfspr r12,SPRN_SRR2; \
  168. stw r1,GPR1(r11); \
  169. mfspr r9,SPRN_SRR3; \
  170. stw r1,0(r11); \
  171. tovirt(r1,r11); \
  172. rlwinm r9,r9,0,14,12; /* clear MSR_WE (necessary?) */\
  173. stw r0,GPR0(r11); \
  174. SAVE_4GPRS(3, r11); \
  175. SAVE_2GPRS(7, r11)
  176. /*
  177. * State at this point:
  178. * r9 saved in stack frame, now saved SRR3 & ~MSR_WE
  179. * r10 saved in crit_r10 and in stack frame, trashed
  180. * r11 saved in crit_r11 and in stack frame,
  181. * now phys stack/exception frame pointer
  182. * r12 saved in stack frame, now saved SRR2
  183. * CR saved in stack frame, CR0.EQ = !SRR3.PR
  184. * LR, DEAR, ESR in stack frame
  185. * r1 saved in stack frame, now virt stack/excframe pointer
  186. * r0, r3-r8 saved in stack frame
  187. */
  188. /*
  189. * Exception vectors.
  190. */
  191. #define START_EXCEPTION(n, label) \
  192. . = n; \
  193. label:
  194. #define EXCEPTION(n, label, hdlr, xfer) \
  195. START_EXCEPTION(n, label); \
  196. NORMAL_EXCEPTION_PROLOG; \
  197. addi r3,r1,STACK_FRAME_OVERHEAD; \
  198. xfer(n, hdlr)
  199. #define CRITICAL_EXCEPTION(n, label, hdlr) \
  200. START_EXCEPTION(n, label); \
  201. CRITICAL_EXCEPTION_PROLOG; \
  202. addi r3,r1,STACK_FRAME_OVERHEAD; \
  203. EXC_XFER_TEMPLATE(hdlr, n+2, (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), \
  204. NOCOPY, crit_transfer_to_handler, \
  205. ret_from_crit_exc)
  206. #define EXC_XFER_TEMPLATE(hdlr, trap, msr, copyee, tfer, ret) \
  207. li r10,trap; \
  208. stw r10,_TRAP(r11); \
  209. lis r10,msr@h; \
  210. ori r10,r10,msr@l; \
  211. copyee(r10, r9); \
  212. bl tfer; \
  213. .long hdlr; \
  214. .long ret
  215. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  216. #define NOCOPY(d, s)
  217. #define EXC_XFER_STD(n, hdlr) \
  218. EXC_XFER_TEMPLATE(hdlr, n, MSR_KERNEL, NOCOPY, transfer_to_handler_full, \
  219. ret_from_except_full)
  220. #define EXC_XFER_LITE(n, hdlr) \
  221. EXC_XFER_TEMPLATE(hdlr, n+1, MSR_KERNEL, NOCOPY, transfer_to_handler, \
  222. ret_from_except)
  223. #define EXC_XFER_EE(n, hdlr) \
  224. EXC_XFER_TEMPLATE(hdlr, n, MSR_KERNEL, COPY_EE, transfer_to_handler_full, \
  225. ret_from_except_full)
  226. #define EXC_XFER_EE_LITE(n, hdlr) \
  227. EXC_XFER_TEMPLATE(hdlr, n+1, MSR_KERNEL, COPY_EE, transfer_to_handler, \
  228. ret_from_except)
  229. /*
  230. * 0x0100 - Critical Interrupt Exception
  231. */
  232. CRITICAL_EXCEPTION(0x0100, CriticalInterrupt, unknown_exception)
  233. /*
  234. * 0x0200 - Machine Check Exception
  235. */
  236. CRITICAL_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
  237. /*
  238. * 0x0300 - Data Storage Exception
  239. * This happens for just a few reasons. U0 set (but we don't do that),
  240. * or zone protection fault (user violation, write to protected page).
  241. * If this is just an update of modified status, we do that quickly
  242. * and exit. Otherwise, we call heavywight functions to do the work.
  243. */
  244. START_EXCEPTION(0x0300, DataStorage)
  245. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  246. mtspr SPRN_SPRG1, r11
  247. #ifdef CONFIG_403GCX
  248. stw r12, 0(r0)
  249. stw r9, 4(r0)
  250. mfcr r11
  251. mfspr r12, SPRN_PID
  252. stw r11, 8(r0)
  253. stw r12, 12(r0)
  254. #else
  255. mtspr SPRN_SPRG4, r12
  256. mtspr SPRN_SPRG5, r9
  257. mfcr r11
  258. mfspr r12, SPRN_PID
  259. mtspr SPRN_SPRG7, r11
  260. mtspr SPRN_SPRG6, r12
  261. #endif
  262. /* First, check if it was a zone fault (which means a user
  263. * tried to access a kernel or read-protected page - always
  264. * a SEGV). All other faults here must be stores, so no
  265. * need to check ESR_DST as well. */
  266. mfspr r10, SPRN_ESR
  267. andis. r10, r10, ESR_DIZ@h
  268. bne 2f
  269. mfspr r10, SPRN_DEAR /* Get faulting address */
  270. /* If we are faulting a kernel address, we have to use the
  271. * kernel page tables.
  272. */
  273. lis r11, PAGE_OFFSET@h
  274. cmplw r10, r11
  275. blt+ 3f
  276. lis r11, swapper_pg_dir@h
  277. ori r11, r11, swapper_pg_dir@l
  278. li r9, 0
  279. mtspr SPRN_PID, r9 /* TLB will have 0 TID */
  280. b 4f
  281. /* Get the PGD for the current thread.
  282. */
  283. 3:
  284. mfspr r11,SPRN_SPRG3
  285. lwz r11,PGDIR(r11)
  286. 4:
  287. tophys(r11, r11)
  288. rlwimi r11, r10, 12, 20, 29 /* Create L1 (pgdir/pmd) address */
  289. lwz r11, 0(r11) /* Get L1 entry */
  290. rlwinm. r12, r11, 0, 0, 19 /* Extract L2 (pte) base address */
  291. beq 2f /* Bail if no table */
  292. rlwimi r12, r10, 22, 20, 29 /* Compute PTE address */
  293. lwz r11, 0(r12) /* Get Linux PTE */
  294. andi. r9, r11, _PAGE_RW /* Is it writeable? */
  295. beq 2f /* Bail if not */
  296. /* Update 'changed'.
  297. */
  298. ori r11, r11, _PAGE_DIRTY|_PAGE_ACCESSED|_PAGE_HWWRITE
  299. stw r11, 0(r12) /* Update Linux page table */
  300. /* Most of the Linux PTE is ready to load into the TLB LO.
  301. * We set ZSEL, where only the LS-bit determines user access.
  302. * We set execute, because we don't have the granularity to
  303. * properly set this at the page level (Linux problem).
  304. * If shared is set, we cause a zero PID->TID load.
  305. * Many of these bits are software only. Bits we don't set
  306. * here we (properly should) assume have the appropriate value.
  307. */
  308. li r12, 0x0ce2
  309. andc r11, r11, r12 /* Make sure 20, 21 are zero */
  310. /* find the TLB index that caused the fault. It has to be here.
  311. */
  312. tlbsx r9, 0, r10
  313. tlbwe r11, r9, TLB_DATA /* Load TLB LO */
  314. /* Done...restore registers and get out of here.
  315. */
  316. #ifdef CONFIG_403GCX
  317. lwz r12, 12(r0)
  318. lwz r11, 8(r0)
  319. mtspr SPRN_PID, r12
  320. mtcr r11
  321. lwz r9, 4(r0)
  322. lwz r12, 0(r0)
  323. #else
  324. mfspr r12, SPRN_SPRG6
  325. mfspr r11, SPRN_SPRG7
  326. mtspr SPRN_PID, r12
  327. mtcr r11
  328. mfspr r9, SPRN_SPRG5
  329. mfspr r12, SPRN_SPRG4
  330. #endif
  331. mfspr r11, SPRN_SPRG1
  332. mfspr r10, SPRN_SPRG0
  333. PPC405_ERR77_SYNC
  334. rfi /* Should sync shadow TLBs */
  335. b . /* prevent prefetch past rfi */
  336. 2:
  337. /* The bailout. Restore registers to pre-exception conditions
  338. * and call the heavyweights to help us out.
  339. */
  340. #ifdef CONFIG_403GCX
  341. lwz r12, 12(r0)
  342. lwz r11, 8(r0)
  343. mtspr SPRN_PID, r12
  344. mtcr r11
  345. lwz r9, 4(r0)
  346. lwz r12, 0(r0)
  347. #else
  348. mfspr r12, SPRN_SPRG6
  349. mfspr r11, SPRN_SPRG7
  350. mtspr SPRN_PID, r12
  351. mtcr r11
  352. mfspr r9, SPRN_SPRG5
  353. mfspr r12, SPRN_SPRG4
  354. #endif
  355. mfspr r11, SPRN_SPRG1
  356. mfspr r10, SPRN_SPRG0
  357. b DataAccess
  358. /*
  359. * 0x0400 - Instruction Storage Exception
  360. * This is caused by a fetch from non-execute or guarded pages.
  361. */
  362. START_EXCEPTION(0x0400, InstructionAccess)
  363. NORMAL_EXCEPTION_PROLOG
  364. mr r4,r12 /* Pass SRR0 as arg2 */
  365. li r5,0 /* Pass zero as arg3 */
  366. EXC_XFER_EE_LITE(0x400, handle_page_fault)
  367. /* 0x0500 - External Interrupt Exception */
  368. EXCEPTION(0x0500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  369. /* 0x0600 - Alignment Exception */
  370. START_EXCEPTION(0x0600, Alignment)
  371. NORMAL_EXCEPTION_PROLOG
  372. mfspr r4,SPRN_DEAR /* Grab the DEAR and save it */
  373. stw r4,_DEAR(r11)
  374. addi r3,r1,STACK_FRAME_OVERHEAD
  375. EXC_XFER_EE(0x600, alignment_exception)
  376. /* 0x0700 - Program Exception */
  377. START_EXCEPTION(0x0700, ProgramCheck)
  378. NORMAL_EXCEPTION_PROLOG
  379. mfspr r4,SPRN_ESR /* Grab the ESR and save it */
  380. stw r4,_ESR(r11)
  381. addi r3,r1,STACK_FRAME_OVERHEAD
  382. EXC_XFER_STD(0x700, program_check_exception)
  383. EXCEPTION(0x0800, Trap_08, unknown_exception, EXC_XFER_EE)
  384. EXCEPTION(0x0900, Trap_09, unknown_exception, EXC_XFER_EE)
  385. EXCEPTION(0x0A00, Trap_0A, unknown_exception, EXC_XFER_EE)
  386. EXCEPTION(0x0B00, Trap_0B, unknown_exception, EXC_XFER_EE)
  387. /* 0x0C00 - System Call Exception */
  388. START_EXCEPTION(0x0C00, SystemCall)
  389. NORMAL_EXCEPTION_PROLOG
  390. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  391. EXCEPTION(0x0D00, Trap_0D, unknown_exception, EXC_XFER_EE)
  392. EXCEPTION(0x0E00, Trap_0E, unknown_exception, EXC_XFER_EE)
  393. EXCEPTION(0x0F00, Trap_0F, unknown_exception, EXC_XFER_EE)
  394. /* 0x1000 - Programmable Interval Timer (PIT) Exception */
  395. START_EXCEPTION(0x1000, Decrementer)
  396. NORMAL_EXCEPTION_PROLOG
  397. lis r0,TSR_PIS@h
  398. mtspr SPRN_TSR,r0 /* Clear the PIT exception */
  399. addi r3,r1,STACK_FRAME_OVERHEAD
  400. EXC_XFER_LITE(0x1000, timer_interrupt)
  401. #if 0
  402. /* NOTE:
  403. * FIT and WDT handlers are not implemented yet.
  404. */
  405. /* 0x1010 - Fixed Interval Timer (FIT) Exception
  406. */
  407. STND_EXCEPTION(0x1010, FITException, unknown_exception)
  408. /* 0x1020 - Watchdog Timer (WDT) Exception
  409. */
  410. #ifdef CONFIG_BOOKE_WDT
  411. CRITICAL_EXCEPTION(0x1020, WDTException, WatchdogException)
  412. #else
  413. CRITICAL_EXCEPTION(0x1020, WDTException, unknown_exception)
  414. #endif
  415. #endif
  416. /* 0x1100 - Data TLB Miss Exception
  417. * As the name implies, translation is not in the MMU, so search the
  418. * page tables and fix it. The only purpose of this function is to
  419. * load TLB entries from the page table if they exist.
  420. */
  421. START_EXCEPTION(0x1100, DTLBMiss)
  422. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  423. mtspr SPRN_SPRG1, r11
  424. #ifdef CONFIG_403GCX
  425. stw r12, 0(r0)
  426. stw r9, 4(r0)
  427. mfcr r11
  428. mfspr r12, SPRN_PID
  429. stw r11, 8(r0)
  430. stw r12, 12(r0)
  431. #else
  432. mtspr SPRN_SPRG4, r12
  433. mtspr SPRN_SPRG5, r9
  434. mfcr r11
  435. mfspr r12, SPRN_PID
  436. mtspr SPRN_SPRG7, r11
  437. mtspr SPRN_SPRG6, r12
  438. #endif
  439. mfspr r10, SPRN_DEAR /* Get faulting address */
  440. /* If we are faulting a kernel address, we have to use the
  441. * kernel page tables.
  442. */
  443. lis r11, PAGE_OFFSET@h
  444. cmplw r10, r11
  445. blt+ 3f
  446. lis r11, swapper_pg_dir@h
  447. ori r11, r11, swapper_pg_dir@l
  448. li r9, 0
  449. mtspr SPRN_PID, r9 /* TLB will have 0 TID */
  450. b 4f
  451. /* Get the PGD for the current thread.
  452. */
  453. 3:
  454. mfspr r11,SPRN_SPRG3
  455. lwz r11,PGDIR(r11)
  456. 4:
  457. tophys(r11, r11)
  458. rlwimi r11, r10, 12, 20, 29 /* Create L1 (pgdir/pmd) address */
  459. lwz r12, 0(r11) /* Get L1 entry */
  460. andi. r9, r12, _PMD_PRESENT /* Check if it points to a PTE page */
  461. beq 2f /* Bail if no table */
  462. rlwimi r12, r10, 22, 20, 29 /* Compute PTE address */
  463. lwz r11, 0(r12) /* Get Linux PTE */
  464. andi. r9, r11, _PAGE_PRESENT
  465. beq 5f
  466. ori r11, r11, _PAGE_ACCESSED
  467. stw r11, 0(r12)
  468. /* Create TLB tag. This is the faulting address plus a static
  469. * set of bits. These are size, valid, E, U0.
  470. */
  471. li r12, 0x00c0
  472. rlwimi r10, r12, 0, 20, 31
  473. b finish_tlb_load
  474. 2: /* Check for possible large-page pmd entry */
  475. rlwinm. r9, r12, 2, 22, 24
  476. beq 5f
  477. /* Create TLB tag. This is the faulting address, plus a static
  478. * set of bits (valid, E, U0) plus the size from the PMD.
  479. */
  480. ori r9, r9, 0x40
  481. rlwimi r10, r9, 0, 20, 31
  482. mr r11, r12
  483. b finish_tlb_load
  484. 5:
  485. /* The bailout. Restore registers to pre-exception conditions
  486. * and call the heavyweights to help us out.
  487. */
  488. #ifdef CONFIG_403GCX
  489. lwz r12, 12(r0)
  490. lwz r11, 8(r0)
  491. mtspr SPRN_PID, r12
  492. mtcr r11
  493. lwz r9, 4(r0)
  494. lwz r12, 0(r0)
  495. #else
  496. mfspr r12, SPRN_SPRG6
  497. mfspr r11, SPRN_SPRG7
  498. mtspr SPRN_PID, r12
  499. mtcr r11
  500. mfspr r9, SPRN_SPRG5
  501. mfspr r12, SPRN_SPRG4
  502. #endif
  503. mfspr r11, SPRN_SPRG1
  504. mfspr r10, SPRN_SPRG0
  505. b DataAccess
  506. /* 0x1200 - Instruction TLB Miss Exception
  507. * Nearly the same as above, except we get our information from different
  508. * registers and bailout to a different point.
  509. */
  510. START_EXCEPTION(0x1200, ITLBMiss)
  511. mtspr SPRN_SPRG0, r10 /* Save some working registers */
  512. mtspr SPRN_SPRG1, r11
  513. #ifdef CONFIG_403GCX
  514. stw r12, 0(r0)
  515. stw r9, 4(r0)
  516. mfcr r11
  517. mfspr r12, SPRN_PID
  518. stw r11, 8(r0)
  519. stw r12, 12(r0)
  520. #else
  521. mtspr SPRN_SPRG4, r12
  522. mtspr SPRN_SPRG5, r9
  523. mfcr r11
  524. mfspr r12, SPRN_PID
  525. mtspr SPRN_SPRG7, r11
  526. mtspr SPRN_SPRG6, r12
  527. #endif
  528. mfspr r10, SPRN_SRR0 /* Get faulting address */
  529. /* If we are faulting a kernel address, we have to use the
  530. * kernel page tables.
  531. */
  532. lis r11, PAGE_OFFSET@h
  533. cmplw r10, r11
  534. blt+ 3f
  535. lis r11, swapper_pg_dir@h
  536. ori r11, r11, swapper_pg_dir@l
  537. li r9, 0
  538. mtspr SPRN_PID, r9 /* TLB will have 0 TID */
  539. b 4f
  540. /* Get the PGD for the current thread.
  541. */
  542. 3:
  543. mfspr r11,SPRN_SPRG3
  544. lwz r11,PGDIR(r11)
  545. 4:
  546. tophys(r11, r11)
  547. rlwimi r11, r10, 12, 20, 29 /* Create L1 (pgdir/pmd) address */
  548. lwz r12, 0(r11) /* Get L1 entry */
  549. andi. r9, r12, _PMD_PRESENT /* Check if it points to a PTE page */
  550. beq 2f /* Bail if no table */
  551. rlwimi r12, r10, 22, 20, 29 /* Compute PTE address */
  552. lwz r11, 0(r12) /* Get Linux PTE */
  553. andi. r9, r11, _PAGE_PRESENT
  554. beq 5f
  555. ori r11, r11, _PAGE_ACCESSED
  556. stw r11, 0(r12)
  557. /* Create TLB tag. This is the faulting address plus a static
  558. * set of bits. These are size, valid, E, U0.
  559. */
  560. li r12, 0x00c0
  561. rlwimi r10, r12, 0, 20, 31
  562. b finish_tlb_load
  563. 2: /* Check for possible large-page pmd entry */
  564. rlwinm. r9, r12, 2, 22, 24
  565. beq 5f
  566. /* Create TLB tag. This is the faulting address, plus a static
  567. * set of bits (valid, E, U0) plus the size from the PMD.
  568. */
  569. ori r9, r9, 0x40
  570. rlwimi r10, r9, 0, 20, 31
  571. mr r11, r12
  572. b finish_tlb_load
  573. 5:
  574. /* The bailout. Restore registers to pre-exception conditions
  575. * and call the heavyweights to help us out.
  576. */
  577. #ifdef CONFIG_403GCX
  578. lwz r12, 12(r0)
  579. lwz r11, 8(r0)
  580. mtspr SPRN_PID, r12
  581. mtcr r11
  582. lwz r9, 4(r0)
  583. lwz r12, 0(r0)
  584. #else
  585. mfspr r12, SPRN_SPRG6
  586. mfspr r11, SPRN_SPRG7
  587. mtspr SPRN_PID, r12
  588. mtcr r11
  589. mfspr r9, SPRN_SPRG5
  590. mfspr r12, SPRN_SPRG4
  591. #endif
  592. mfspr r11, SPRN_SPRG1
  593. mfspr r10, SPRN_SPRG0
  594. b InstructionAccess
  595. EXCEPTION(0x1300, Trap_13, unknown_exception, EXC_XFER_EE)
  596. EXCEPTION(0x1400, Trap_14, unknown_exception, EXC_XFER_EE)
  597. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  598. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  599. #ifdef CONFIG_IBM405_ERR51
  600. /* 405GP errata 51 */
  601. START_EXCEPTION(0x1700, Trap_17)
  602. b DTLBMiss
  603. #else
  604. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  605. #endif
  606. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  607. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  608. EXCEPTION(0x1A00, Trap_1A, unknown_exception, EXC_XFER_EE)
  609. EXCEPTION(0x1B00, Trap_1B, unknown_exception, EXC_XFER_EE)
  610. EXCEPTION(0x1C00, Trap_1C, unknown_exception, EXC_XFER_EE)
  611. EXCEPTION(0x1D00, Trap_1D, unknown_exception, EXC_XFER_EE)
  612. EXCEPTION(0x1E00, Trap_1E, unknown_exception, EXC_XFER_EE)
  613. EXCEPTION(0x1F00, Trap_1F, unknown_exception, EXC_XFER_EE)
  614. /* Check for a single step debug exception while in an exception
  615. * handler before state has been saved. This is to catch the case
  616. * where an instruction that we are trying to single step causes
  617. * an exception (eg ITLB/DTLB miss) and thus the first instruction of
  618. * the exception handler generates a single step debug exception.
  619. *
  620. * If we get a debug trap on the first instruction of an exception handler,
  621. * we reset the MSR_DE in the _exception handler's_ MSR (the debug trap is
  622. * a critical exception, so we are using SPRN_CSRR1 to manipulate the MSR).
  623. * The exception handler was handling a non-critical interrupt, so it will
  624. * save (and later restore) the MSR via SPRN_SRR1, which will still have
  625. * the MSR_DE bit set.
  626. */
  627. /* 0x2000 - Debug Exception */
  628. START_EXCEPTION(0x2000, DebugTrap)
  629. CRITICAL_EXCEPTION_PROLOG
  630. /*
  631. * If this is a single step or branch-taken exception in an
  632. * exception entry sequence, it was probably meant to apply to
  633. * the code where the exception occurred (since exception entry
  634. * doesn't turn off DE automatically). We simulate the effect
  635. * of turning off DE on entry to an exception handler by turning
  636. * off DE in the SRR3 value and clearing the debug status.
  637. */
  638. mfspr r10,SPRN_DBSR /* check single-step/branch taken */
  639. andis. r10,r10,DBSR_IC@h
  640. beq+ 2f
  641. andi. r10,r9,MSR_IR|MSR_PR /* check supervisor + MMU off */
  642. beq 1f /* branch and fix it up */
  643. mfspr r10,SPRN_SRR2 /* Faulting instruction address */
  644. cmplwi r10,0x2100
  645. bgt+ 2f /* address above exception vectors */
  646. /* here it looks like we got an inappropriate debug exception. */
  647. 1: rlwinm r9,r9,0,~MSR_DE /* clear DE in the SRR3 value */
  648. lis r10,DBSR_IC@h /* clear the IC event */
  649. mtspr SPRN_DBSR,r10
  650. /* restore state and get out */
  651. lwz r10,_CCR(r11)
  652. lwz r0,GPR0(r11)
  653. lwz r1,GPR1(r11)
  654. mtcrf 0x80,r10
  655. mtspr SPRN_SRR2,r12
  656. mtspr SPRN_SRR3,r9
  657. lwz r9,GPR9(r11)
  658. lwz r12,GPR12(r11)
  659. lwz r10,crit_r10@l(0)
  660. lwz r11,crit_r11@l(0)
  661. PPC405_ERR77_SYNC
  662. rfci
  663. b .
  664. /* continue normal handling for a critical exception... */
  665. 2: mfspr r4,SPRN_DBSR
  666. addi r3,r1,STACK_FRAME_OVERHEAD
  667. EXC_XFER_TEMPLATE(DebugException, 0x2002, \
  668. (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), \
  669. NOCOPY, crit_transfer_to_handler, ret_from_crit_exc)
  670. /*
  671. * The other Data TLB exceptions bail out to this point
  672. * if they can't resolve the lightweight TLB fault.
  673. */
  674. DataAccess:
  675. NORMAL_EXCEPTION_PROLOG
  676. mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
  677. stw r5,_ESR(r11)
  678. mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
  679. EXC_XFER_EE_LITE(0x300, handle_page_fault)
  680. /* Other PowerPC processors, namely those derived from the 6xx-series
  681. * have vectors from 0x2100 through 0x2F00 defined, but marked as reserved.
  682. * However, for the 4xx-series processors these are neither defined nor
  683. * reserved.
  684. */
  685. /* Damn, I came up one instruction too many to fit into the
  686. * exception space :-). Both the instruction and data TLB
  687. * miss get to this point to load the TLB.
  688. * r10 - TLB_TAG value
  689. * r11 - Linux PTE
  690. * r12, r9 - avilable to use
  691. * PID - loaded with proper value when we get here
  692. * Upon exit, we reload everything and RFI.
  693. * Actually, it will fit now, but oh well.....a common place
  694. * to load the TLB.
  695. */
  696. tlb_4xx_index:
  697. .long 0
  698. finish_tlb_load:
  699. /* load the next available TLB index.
  700. */
  701. lwz r9, tlb_4xx_index@l(0)
  702. addi r9, r9, 1
  703. andi. r9, r9, (PPC40X_TLB_SIZE-1)
  704. stw r9, tlb_4xx_index@l(0)
  705. 6:
  706. /*
  707. * Clear out the software-only bits in the PTE to generate the
  708. * TLB_DATA value. These are the bottom 2 bits of the RPM, the
  709. * top 3 bits of the zone field, and M.
  710. */
  711. li r12, 0x0ce2
  712. andc r11, r11, r12
  713. tlbwe r11, r9, TLB_DATA /* Load TLB LO */
  714. tlbwe r10, r9, TLB_TAG /* Load TLB HI */
  715. /* Done...restore registers and get out of here.
  716. */
  717. #ifdef CONFIG_403GCX
  718. lwz r12, 12(r0)
  719. lwz r11, 8(r0)
  720. mtspr SPRN_PID, r12
  721. mtcr r11
  722. lwz r9, 4(r0)
  723. lwz r12, 0(r0)
  724. #else
  725. mfspr r12, SPRN_SPRG6
  726. mfspr r11, SPRN_SPRG7
  727. mtspr SPRN_PID, r12
  728. mtcr r11
  729. mfspr r9, SPRN_SPRG5
  730. mfspr r12, SPRN_SPRG4
  731. #endif
  732. mfspr r11, SPRN_SPRG1
  733. mfspr r10, SPRN_SPRG0
  734. PPC405_ERR77_SYNC
  735. rfi /* Should sync shadow TLBs */
  736. b . /* prevent prefetch past rfi */
  737. /* extern void giveup_fpu(struct task_struct *prev)
  738. *
  739. * The PowerPC 4xx family of processors do not have an FPU, so this just
  740. * returns.
  741. */
  742. _ENTRY(giveup_fpu)
  743. blr
  744. /* This is where the main kernel code starts.
  745. */
  746. start_here:
  747. /* ptr to current */
  748. lis r2,init_task@h
  749. ori r2,r2,init_task@l
  750. /* ptr to phys current thread */
  751. tophys(r4,r2)
  752. addi r4,r4,THREAD /* init task's THREAD */
  753. mtspr SPRN_SPRG3,r4
  754. /* stack */
  755. lis r1,init_thread_union@ha
  756. addi r1,r1,init_thread_union@l
  757. li r0,0
  758. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  759. bl early_init /* We have to do this with MMU on */
  760. /*
  761. * Decide what sort of machine this is and initialize the MMU.
  762. */
  763. mr r3,r31
  764. mr r4,r30
  765. mr r5,r29
  766. mr r6,r28
  767. mr r7,r27
  768. bl machine_init
  769. bl MMU_init
  770. /* Go back to running unmapped so we can load up new values
  771. * and change to using our exception vectors.
  772. * On the 4xx, all we have to do is invalidate the TLB to clear
  773. * the old 16M byte TLB mappings.
  774. */
  775. lis r4,2f@h
  776. ori r4,r4,2f@l
  777. tophys(r4,r4)
  778. lis r3,(MSR_KERNEL & ~(MSR_IR|MSR_DR))@h
  779. ori r3,r3,(MSR_KERNEL & ~(MSR_IR|MSR_DR))@l
  780. mtspr SPRN_SRR0,r4
  781. mtspr SPRN_SRR1,r3
  782. rfi
  783. b . /* prevent prefetch past rfi */
  784. /* Load up the kernel context */
  785. 2:
  786. sync /* Flush to memory before changing TLB */
  787. tlbia
  788. isync /* Flush shadow TLBs */
  789. /* set up the PTE pointers for the Abatron bdiGDB.
  790. */
  791. lis r6, swapper_pg_dir@h
  792. ori r6, r6, swapper_pg_dir@l
  793. lis r5, abatron_pteptrs@h
  794. ori r5, r5, abatron_pteptrs@l
  795. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  796. tophys(r5,r5)
  797. stw r6, 0(r5)
  798. /* Now turn on the MMU for real! */
  799. lis r4,MSR_KERNEL@h
  800. ori r4,r4,MSR_KERNEL@l
  801. lis r3,start_kernel@h
  802. ori r3,r3,start_kernel@l
  803. mtspr SPRN_SRR0,r3
  804. mtspr SPRN_SRR1,r4
  805. rfi /* enable MMU and jump to start_kernel */
  806. b . /* prevent prefetch past rfi */
  807. /* Set up the initial MMU state so we can do the first level of
  808. * kernel initialization. This maps the first 16 MBytes of memory 1:1
  809. * virtual to physical and more importantly sets the cache mode.
  810. */
  811. initial_mmu:
  812. tlbia /* Invalidate all TLB entries */
  813. isync
  814. /* We should still be executing code at physical address 0x0000xxxx
  815. * at this point. However, start_here is at virtual address
  816. * 0xC000xxxx. So, set up a TLB mapping to cover this once
  817. * translation is enabled.
  818. */
  819. lis r3,KERNELBASE@h /* Load the kernel virtual address */
  820. ori r3,r3,KERNELBASE@l
  821. tophys(r4,r3) /* Load the kernel physical address */
  822. iccci r0,r3 /* Invalidate the i-cache before use */
  823. /* Load the kernel PID.
  824. */
  825. li r0,0
  826. mtspr SPRN_PID,r0
  827. sync
  828. /* Configure and load two entries into TLB slots 62 and 63.
  829. * In case we are pinning TLBs, these are reserved in by the
  830. * other TLB functions. If not reserving, then it doesn't
  831. * matter where they are loaded.
  832. */
  833. clrrwi r4,r4,10 /* Mask off the real page number */
  834. ori r4,r4,(TLB_WR | TLB_EX) /* Set the write and execute bits */
  835. clrrwi r3,r3,10 /* Mask off the effective page number */
  836. ori r3,r3,(TLB_VALID | TLB_PAGESZ(PAGESZ_16M))
  837. li r0,63 /* TLB slot 63 */
  838. tlbwe r4,r0,TLB_DATA /* Load the data portion of the entry */
  839. tlbwe r3,r0,TLB_TAG /* Load the tag portion of the entry */
  840. #if defined(CONFIG_SERIAL_TEXT_DEBUG) && defined(SERIAL_DEBUG_IO_BASE)
  841. /* Load a TLB entry for the UART, so that ppc4xx_progress() can use
  842. * the UARTs nice and early. We use a 4k real==virtual mapping. */
  843. lis r3,SERIAL_DEBUG_IO_BASE@h
  844. ori r3,r3,SERIAL_DEBUG_IO_BASE@l
  845. mr r4,r3
  846. clrrwi r4,r4,12
  847. ori r4,r4,(TLB_WR|TLB_I|TLB_M|TLB_G)
  848. clrrwi r3,r3,12
  849. ori r3,r3,(TLB_VALID | TLB_PAGESZ(PAGESZ_4K))
  850. li r0,0 /* TLB slot 0 */
  851. tlbwe r4,r0,TLB_DATA
  852. tlbwe r3,r0,TLB_TAG
  853. #endif /* CONFIG_SERIAL_DEBUG_TEXT && SERIAL_DEBUG_IO_BASE */
  854. isync
  855. /* Establish the exception vector base
  856. */
  857. lis r4,KERNELBASE@h /* EVPR only uses the high 16-bits */
  858. tophys(r0,r4) /* Use the physical address */
  859. mtspr SPRN_EVPR,r0
  860. blr
  861. _GLOBAL(abort)
  862. mfspr r13,SPRN_DBCR0
  863. oris r13,r13,DBCR0_RST_SYSTEM@h
  864. mtspr SPRN_DBCR0,r13
  865. _GLOBAL(set_context)
  866. #ifdef CONFIG_BDI_SWITCH
  867. /* Context switch the PTE pointer for the Abatron BDI2000.
  868. * The PGDIR is the second parameter.
  869. */
  870. lis r5, KERNELBASE@h
  871. lwz r5, 0xf0(r5)
  872. stw r4, 0x4(r5)
  873. #endif
  874. sync
  875. mtspr SPRN_PID,r3
  876. isync /* Need an isync to flush shadow */
  877. /* TLBs after changing PID */
  878. blr
  879. /* We put a few things here that have to be page-aligned. This stuff
  880. * goes at the beginning of the data segment, which is page-aligned.
  881. */
  882. .data
  883. .align 12
  884. .globl sdata
  885. sdata:
  886. .globl empty_zero_page
  887. empty_zero_page:
  888. .space 4096
  889. .globl swapper_pg_dir
  890. swapper_pg_dir:
  891. .space PGD_TABLE_SIZE
  892. /* Room for two PTE pointers, usually the kernel and current user pointers
  893. * to their respective root page table.
  894. */
  895. abatron_pteptrs:
  896. .space 8