qe_ic.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright (C) 2006 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Authors: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QE IC external definitions and structure.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #ifndef _ASM_POWERPC_QE_IC_H
  16. #define _ASM_POWERPC_QE_IC_H
  17. #include <linux/irq.h>
  18. #define NUM_OF_QE_IC_GROUPS 6
  19. /* Flags when we init the QE IC */
  20. #define QE_IC_SPREADMODE_GRP_W 0x00000001
  21. #define QE_IC_SPREADMODE_GRP_X 0x00000002
  22. #define QE_IC_SPREADMODE_GRP_Y 0x00000004
  23. #define QE_IC_SPREADMODE_GRP_Z 0x00000008
  24. #define QE_IC_SPREADMODE_GRP_RISCA 0x00000010
  25. #define QE_IC_SPREADMODE_GRP_RISCB 0x00000020
  26. #define QE_IC_LOW_SIGNAL 0x00000100
  27. #define QE_IC_HIGH_SIGNAL 0x00000200
  28. #define QE_IC_GRP_W_PRI0_DEST_SIGNAL_HIGH 0x00001000
  29. #define QE_IC_GRP_W_PRI1_DEST_SIGNAL_HIGH 0x00002000
  30. #define QE_IC_GRP_X_PRI0_DEST_SIGNAL_HIGH 0x00004000
  31. #define QE_IC_GRP_X_PRI1_DEST_SIGNAL_HIGH 0x00008000
  32. #define QE_IC_GRP_Y_PRI0_DEST_SIGNAL_HIGH 0x00010000
  33. #define QE_IC_GRP_Y_PRI1_DEST_SIGNAL_HIGH 0x00020000
  34. #define QE_IC_GRP_Z_PRI0_DEST_SIGNAL_HIGH 0x00040000
  35. #define QE_IC_GRP_Z_PRI1_DEST_SIGNAL_HIGH 0x00080000
  36. #define QE_IC_GRP_RISCA_PRI0_DEST_SIGNAL_HIGH 0x00100000
  37. #define QE_IC_GRP_RISCA_PRI1_DEST_SIGNAL_HIGH 0x00200000
  38. #define QE_IC_GRP_RISCB_PRI0_DEST_SIGNAL_HIGH 0x00400000
  39. #define QE_IC_GRP_RISCB_PRI1_DEST_SIGNAL_HIGH 0x00800000
  40. #define QE_IC_GRP_W_DEST_SIGNAL_SHIFT (12)
  41. /* QE interrupt sources groups */
  42. enum qe_ic_grp_id {
  43. QE_IC_GRP_W = 0, /* QE interrupt controller group W */
  44. QE_IC_GRP_X, /* QE interrupt controller group X */
  45. QE_IC_GRP_Y, /* QE interrupt controller group Y */
  46. QE_IC_GRP_Z, /* QE interrupt controller group Z */
  47. QE_IC_GRP_RISCA, /* QE interrupt controller RISC group A */
  48. QE_IC_GRP_RISCB /* QE interrupt controller RISC group B */
  49. };
  50. void qe_ic_init(struct device_node *node, unsigned int flags,
  51. void (*low_handler)(unsigned int irq, struct irq_desc *desc),
  52. void (*high_handler)(unsigned int irq, struct irq_desc *desc));
  53. void qe_ic_set_highest_priority(unsigned int virq, int high);
  54. int qe_ic_set_priority(unsigned int virq, unsigned int priority);
  55. int qe_ic_set_high_priority(unsigned int virq, unsigned int priority, int high);
  56. struct qe_ic;
  57. unsigned int qe_ic_get_low_irq(struct qe_ic *qe_ic);
  58. unsigned int qe_ic_get_high_irq(struct qe_ic *qe_ic);
  59. static inline void qe_ic_cascade_low_ipic(unsigned int irq,
  60. struct irq_desc *desc)
  61. {
  62. struct qe_ic *qe_ic = desc->handler_data;
  63. unsigned int cascade_irq = qe_ic_get_low_irq(qe_ic);
  64. if (cascade_irq != NO_IRQ)
  65. generic_handle_irq(cascade_irq);
  66. }
  67. static inline void qe_ic_cascade_high_ipic(unsigned int irq,
  68. struct irq_desc *desc)
  69. {
  70. struct qe_ic *qe_ic = desc->handler_data;
  71. unsigned int cascade_irq = qe_ic_get_high_irq(qe_ic);
  72. if (cascade_irq != NO_IRQ)
  73. generic_handle_irq(cascade_irq);
  74. }
  75. static inline void qe_ic_cascade_low_mpic(unsigned int irq,
  76. struct irq_desc *desc)
  77. {
  78. struct qe_ic *qe_ic = desc->handler_data;
  79. unsigned int cascade_irq = qe_ic_get_low_irq(qe_ic);
  80. if (cascade_irq != NO_IRQ)
  81. generic_handle_irq(cascade_irq);
  82. desc->chip->eoi(irq);
  83. }
  84. static inline void qe_ic_cascade_high_mpic(unsigned int irq,
  85. struct irq_desc *desc)
  86. {
  87. struct qe_ic *qe_ic = desc->handler_data;
  88. unsigned int cascade_irq = qe_ic_get_high_irq(qe_ic);
  89. if (cascade_irq != NO_IRQ)
  90. generic_handle_irq(cascade_irq);
  91. desc->chip->eoi(irq);
  92. }
  93. static inline void qe_ic_cascade_muxed_mpic(unsigned int irq,
  94. struct irq_desc *desc)
  95. {
  96. struct qe_ic *qe_ic = desc->handler_data;
  97. unsigned int cascade_irq;
  98. cascade_irq = qe_ic_get_high_irq(qe_ic);
  99. if (cascade_irq == NO_IRQ)
  100. cascade_irq = qe_ic_get_low_irq(qe_ic);
  101. if (cascade_irq != NO_IRQ)
  102. generic_handle_irq(cascade_irq);
  103. desc->chip->eoi(irq);
  104. }
  105. #endif /* _ASM_POWERPC_QE_IC_H */