qe.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * Copyright (C) 2006 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Authors: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QUICC Engine (QE) external definitions and structure.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #ifndef _ASM_POWERPC_QE_H
  16. #define _ASM_POWERPC_QE_H
  17. #ifdef __KERNEL__
  18. #include <linux/spinlock.h>
  19. #include <asm/cpm.h>
  20. #include <asm/immap_qe.h>
  21. #define QE_NUM_OF_SNUM 28
  22. #define QE_NUM_OF_BRGS 16
  23. #define QE_NUM_OF_PORTS 1024
  24. /* Memory partitions
  25. */
  26. #define MEM_PART_SYSTEM 0
  27. #define MEM_PART_SECONDARY 1
  28. #define MEM_PART_MURAM 2
  29. /* Clocks and BRGs */
  30. enum qe_clock {
  31. QE_CLK_NONE = 0,
  32. QE_BRG1, /* Baud Rate Generator 1 */
  33. QE_BRG2, /* Baud Rate Generator 2 */
  34. QE_BRG3, /* Baud Rate Generator 3 */
  35. QE_BRG4, /* Baud Rate Generator 4 */
  36. QE_BRG5, /* Baud Rate Generator 5 */
  37. QE_BRG6, /* Baud Rate Generator 6 */
  38. QE_BRG7, /* Baud Rate Generator 7 */
  39. QE_BRG8, /* Baud Rate Generator 8 */
  40. QE_BRG9, /* Baud Rate Generator 9 */
  41. QE_BRG10, /* Baud Rate Generator 10 */
  42. QE_BRG11, /* Baud Rate Generator 11 */
  43. QE_BRG12, /* Baud Rate Generator 12 */
  44. QE_BRG13, /* Baud Rate Generator 13 */
  45. QE_BRG14, /* Baud Rate Generator 14 */
  46. QE_BRG15, /* Baud Rate Generator 15 */
  47. QE_BRG16, /* Baud Rate Generator 16 */
  48. QE_CLK1, /* Clock 1 */
  49. QE_CLK2, /* Clock 2 */
  50. QE_CLK3, /* Clock 3 */
  51. QE_CLK4, /* Clock 4 */
  52. QE_CLK5, /* Clock 5 */
  53. QE_CLK6, /* Clock 6 */
  54. QE_CLK7, /* Clock 7 */
  55. QE_CLK8, /* Clock 8 */
  56. QE_CLK9, /* Clock 9 */
  57. QE_CLK10, /* Clock 10 */
  58. QE_CLK11, /* Clock 11 */
  59. QE_CLK12, /* Clock 12 */
  60. QE_CLK13, /* Clock 13 */
  61. QE_CLK14, /* Clock 14 */
  62. QE_CLK15, /* Clock 15 */
  63. QE_CLK16, /* Clock 16 */
  64. QE_CLK17, /* Clock 17 */
  65. QE_CLK18, /* Clock 18 */
  66. QE_CLK19, /* Clock 19 */
  67. QE_CLK20, /* Clock 20 */
  68. QE_CLK21, /* Clock 21 */
  69. QE_CLK22, /* Clock 22 */
  70. QE_CLK23, /* Clock 23 */
  71. QE_CLK24, /* Clock 24 */
  72. QE_CLK_DUMMY
  73. };
  74. static inline bool qe_clock_is_brg(enum qe_clock clk)
  75. {
  76. return clk >= QE_BRG1 && clk <= QE_BRG16;
  77. }
  78. extern spinlock_t cmxgcr_lock;
  79. /* Export QE common operations */
  80. extern void __init qe_reset(void);
  81. /* QE PIO */
  82. #define QE_PIO_PINS 32
  83. struct qe_pio_regs {
  84. __be32 cpodr; /* Open drain register */
  85. __be32 cpdata; /* Data register */
  86. __be32 cpdir1; /* Direction register */
  87. __be32 cpdir2; /* Direction register */
  88. __be32 cppar1; /* Pin assignment register */
  89. __be32 cppar2; /* Pin assignment register */
  90. #ifdef CONFIG_PPC_85xx
  91. u8 pad[8];
  92. #endif
  93. };
  94. extern int par_io_init(struct device_node *np);
  95. extern int par_io_of_config(struct device_node *np);
  96. #define QE_PIO_DIR_IN 2
  97. #define QE_PIO_DIR_OUT 1
  98. extern void __par_io_config_pin(struct qe_pio_regs __iomem *par_io, u8 pin,
  99. int dir, int open_drain, int assignment,
  100. int has_irq);
  101. extern int par_io_config_pin(u8 port, u8 pin, int dir, int open_drain,
  102. int assignment, int has_irq);
  103. extern int par_io_data_set(u8 port, u8 pin, u8 val);
  104. /* QE internal API */
  105. int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol, u32 cmd_input);
  106. enum qe_clock qe_clock_source(const char *source);
  107. unsigned int qe_get_brg_clk(void);
  108. int qe_setbrg(enum qe_clock brg, unsigned int rate, unsigned int multiplier);
  109. int qe_get_snum(void);
  110. void qe_put_snum(u8 snum);
  111. /* we actually use cpm_muram implementation, define this for convenience */
  112. #define qe_muram_init cpm_muram_init
  113. #define qe_muram_alloc cpm_muram_alloc
  114. #define qe_muram_alloc_fixed cpm_muram_alloc_fixed
  115. #define qe_muram_free cpm_muram_free
  116. #define qe_muram_addr cpm_muram_addr
  117. #define qe_muram_offset cpm_muram_offset
  118. /* Structure that defines QE firmware binary files.
  119. *
  120. * See Documentation/powerpc/qe-firmware.txt for a description of these
  121. * fields.
  122. */
  123. struct qe_firmware {
  124. struct qe_header {
  125. __be32 length; /* Length of the entire structure, in bytes */
  126. u8 magic[3]; /* Set to { 'Q', 'E', 'F' } */
  127. u8 version; /* Version of this layout. First ver is '1' */
  128. } header;
  129. u8 id[62]; /* Null-terminated identifier string */
  130. u8 split; /* 0 = shared I-RAM, 1 = split I-RAM */
  131. u8 count; /* Number of microcode[] structures */
  132. struct {
  133. __be16 model; /* The SOC model */
  134. u8 major; /* The SOC revision major */
  135. u8 minor; /* The SOC revision minor */
  136. } __attribute__ ((packed)) soc;
  137. u8 padding[4]; /* Reserved, for alignment */
  138. __be64 extended_modes; /* Extended modes */
  139. __be32 vtraps[8]; /* Virtual trap addresses */
  140. u8 reserved[4]; /* Reserved, for future expansion */
  141. struct qe_microcode {
  142. u8 id[32]; /* Null-terminated identifier */
  143. __be32 traps[16]; /* Trap addresses, 0 == ignore */
  144. __be32 eccr; /* The value for the ECCR register */
  145. __be32 iram_offset; /* Offset into I-RAM for the code */
  146. __be32 count; /* Number of 32-bit words of the code */
  147. __be32 code_offset; /* Offset of the actual microcode */
  148. u8 major; /* The microcode version major */
  149. u8 minor; /* The microcode version minor */
  150. u8 revision; /* The microcode version revision */
  151. u8 padding; /* Reserved, for alignment */
  152. u8 reserved[4]; /* Reserved, for future expansion */
  153. } __attribute__ ((packed)) microcode[1];
  154. /* All microcode binaries should be located here */
  155. /* CRC32 should be located here, after the microcode binaries */
  156. } __attribute__ ((packed));
  157. struct qe_firmware_info {
  158. char id[64]; /* Firmware name */
  159. u32 vtraps[8]; /* Virtual trap addresses */
  160. u64 extended_modes; /* Extended modes */
  161. };
  162. /* Upload a firmware to the QE */
  163. int qe_upload_firmware(const struct qe_firmware *firmware);
  164. /* Obtain information on the uploaded firmware */
  165. struct qe_firmware_info *qe_get_firmware_info(void);
  166. /* QE USB */
  167. int qe_usb_clock_set(enum qe_clock clk, int rate);
  168. /* Buffer descriptors */
  169. struct qe_bd {
  170. __be16 status;
  171. __be16 length;
  172. __be32 buf;
  173. } __attribute__ ((packed));
  174. #define BD_STATUS_MASK 0xffff0000
  175. #define BD_LENGTH_MASK 0x0000ffff
  176. /* Alignment */
  177. #define QE_INTR_TABLE_ALIGN 16 /* ??? */
  178. #define QE_ALIGNMENT_OF_BD 8
  179. #define QE_ALIGNMENT_OF_PRAM 64
  180. /* RISC allocation */
  181. enum qe_risc_allocation {
  182. QE_RISC_ALLOCATION_RISC1 = 1, /* RISC 1 */
  183. QE_RISC_ALLOCATION_RISC2 = 2, /* RISC 2 */
  184. QE_RISC_ALLOCATION_RISC1_AND_RISC2 = 3 /* Dynamically choose
  185. RISC 1 or RISC 2 */
  186. };
  187. /* QE extended filtering Table Lookup Key Size */
  188. enum qe_fltr_tbl_lookup_key_size {
  189. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES
  190. = 0x3f, /* LookupKey parsed by the Generate LookupKey
  191. CMD is truncated to 8 bytes */
  192. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES
  193. = 0x5f, /* LookupKey parsed by the Generate LookupKey
  194. CMD is truncated to 16 bytes */
  195. };
  196. /* QE FLTR extended filtering Largest External Table Lookup Key Size */
  197. enum qe_fltr_largest_external_tbl_lookup_key_size {
  198. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE
  199. = 0x0,/* not used */
  200. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES
  201. = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES, /* 8 bytes */
  202. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES
  203. = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES, /* 16 bytes */
  204. };
  205. /* structure representing QE parameter RAM */
  206. struct qe_timer_tables {
  207. u16 tm_base; /* QE timer table base adr */
  208. u16 tm_ptr; /* QE timer table pointer */
  209. u16 r_tmr; /* QE timer mode register */
  210. u16 r_tmv; /* QE timer valid register */
  211. u32 tm_cmd; /* QE timer cmd register */
  212. u32 tm_cnt; /* QE timer internal cnt */
  213. } __attribute__ ((packed));
  214. #define QE_FLTR_TAD_SIZE 8
  215. /* QE extended filtering Termination Action Descriptor (TAD) */
  216. struct qe_fltr_tad {
  217. u8 serialized[QE_FLTR_TAD_SIZE];
  218. } __attribute__ ((packed));
  219. /* Communication Direction */
  220. enum comm_dir {
  221. COMM_DIR_NONE = 0,
  222. COMM_DIR_RX = 1,
  223. COMM_DIR_TX = 2,
  224. COMM_DIR_RX_AND_TX = 3
  225. };
  226. /* QE CMXUCR Registers.
  227. * There are two UCCs represented in each of the four CMXUCR registers.
  228. * These values are for the UCC in the LSBs
  229. */
  230. #define QE_CMXUCR_MII_ENET_MNG 0x00007000
  231. #define QE_CMXUCR_MII_ENET_MNG_SHIFT 12
  232. #define QE_CMXUCR_GRANT 0x00008000
  233. #define QE_CMXUCR_TSA 0x00004000
  234. #define QE_CMXUCR_BKPT 0x00000100
  235. #define QE_CMXUCR_TX_CLK_SRC_MASK 0x0000000F
  236. /* QE CMXGCR Registers.
  237. */
  238. #define QE_CMXGCR_MII_ENET_MNG 0x00007000
  239. #define QE_CMXGCR_MII_ENET_MNG_SHIFT 12
  240. #define QE_CMXGCR_USBCS 0x0000000f
  241. #define QE_CMXGCR_USBCS_CLK3 0x1
  242. #define QE_CMXGCR_USBCS_CLK5 0x2
  243. #define QE_CMXGCR_USBCS_CLK7 0x3
  244. #define QE_CMXGCR_USBCS_CLK9 0x4
  245. #define QE_CMXGCR_USBCS_CLK13 0x5
  246. #define QE_CMXGCR_USBCS_CLK17 0x6
  247. #define QE_CMXGCR_USBCS_CLK19 0x7
  248. #define QE_CMXGCR_USBCS_CLK21 0x8
  249. #define QE_CMXGCR_USBCS_BRG9 0x9
  250. #define QE_CMXGCR_USBCS_BRG10 0xa
  251. /* QE CECR Commands.
  252. */
  253. #define QE_CR_FLG 0x00010000
  254. #define QE_RESET 0x80000000
  255. #define QE_INIT_TX_RX 0x00000000
  256. #define QE_INIT_RX 0x00000001
  257. #define QE_INIT_TX 0x00000002
  258. #define QE_ENTER_HUNT_MODE 0x00000003
  259. #define QE_STOP_TX 0x00000004
  260. #define QE_GRACEFUL_STOP_TX 0x00000005
  261. #define QE_RESTART_TX 0x00000006
  262. #define QE_CLOSE_RX_BD 0x00000007
  263. #define QE_SWITCH_COMMAND 0x00000007
  264. #define QE_SET_GROUP_ADDRESS 0x00000008
  265. #define QE_START_IDMA 0x00000009
  266. #define QE_MCC_STOP_RX 0x00000009
  267. #define QE_ATM_TRANSMIT 0x0000000a
  268. #define QE_HPAC_CLEAR_ALL 0x0000000b
  269. #define QE_GRACEFUL_STOP_RX 0x0000001a
  270. #define QE_RESTART_RX 0x0000001b
  271. #define QE_HPAC_SET_PRIORITY 0x0000010b
  272. #define QE_HPAC_STOP_TX 0x0000020b
  273. #define QE_HPAC_STOP_RX 0x0000030b
  274. #define QE_HPAC_GRACEFUL_STOP_TX 0x0000040b
  275. #define QE_HPAC_GRACEFUL_STOP_RX 0x0000050b
  276. #define QE_HPAC_START_TX 0x0000060b
  277. #define QE_HPAC_START_RX 0x0000070b
  278. #define QE_USB_STOP_TX 0x0000000a
  279. #define QE_USB_RESTART_TX 0x0000000c
  280. #define QE_QMC_STOP_TX 0x0000000c
  281. #define QE_QMC_STOP_RX 0x0000000d
  282. #define QE_SS7_SU_FIL_RESET 0x0000000e
  283. /* jonathbr added from here down for 83xx */
  284. #define QE_RESET_BCS 0x0000000a
  285. #define QE_MCC_INIT_TX_RX_16 0x00000003
  286. #define QE_MCC_STOP_TX 0x00000004
  287. #define QE_MCC_INIT_TX_1 0x00000005
  288. #define QE_MCC_INIT_RX_1 0x00000006
  289. #define QE_MCC_RESET 0x00000007
  290. #define QE_SET_TIMER 0x00000008
  291. #define QE_RANDOM_NUMBER 0x0000000c
  292. #define QE_ATM_MULTI_THREAD_INIT 0x00000011
  293. #define QE_ASSIGN_PAGE 0x00000012
  294. #define QE_ADD_REMOVE_HASH_ENTRY 0x00000013
  295. #define QE_START_FLOW_CONTROL 0x00000014
  296. #define QE_STOP_FLOW_CONTROL 0x00000015
  297. #define QE_ASSIGN_PAGE_TO_DEVICE 0x00000016
  298. #define QE_ASSIGN_RISC 0x00000010
  299. #define QE_CR_MCN_NORMAL_SHIFT 6
  300. #define QE_CR_MCN_USB_SHIFT 4
  301. #define QE_CR_MCN_RISC_ASSIGN_SHIFT 8
  302. #define QE_CR_SNUM_SHIFT 17
  303. /* QE CECR Sub Block - sub block of QE command.
  304. */
  305. #define QE_CR_SUBBLOCK_INVALID 0x00000000
  306. #define QE_CR_SUBBLOCK_USB 0x03200000
  307. #define QE_CR_SUBBLOCK_UCCFAST1 0x02000000
  308. #define QE_CR_SUBBLOCK_UCCFAST2 0x02200000
  309. #define QE_CR_SUBBLOCK_UCCFAST3 0x02400000
  310. #define QE_CR_SUBBLOCK_UCCFAST4 0x02600000
  311. #define QE_CR_SUBBLOCK_UCCFAST5 0x02800000
  312. #define QE_CR_SUBBLOCK_UCCFAST6 0x02a00000
  313. #define QE_CR_SUBBLOCK_UCCFAST7 0x02c00000
  314. #define QE_CR_SUBBLOCK_UCCFAST8 0x02e00000
  315. #define QE_CR_SUBBLOCK_UCCSLOW1 0x00000000
  316. #define QE_CR_SUBBLOCK_UCCSLOW2 0x00200000
  317. #define QE_CR_SUBBLOCK_UCCSLOW3 0x00400000
  318. #define QE_CR_SUBBLOCK_UCCSLOW4 0x00600000
  319. #define QE_CR_SUBBLOCK_UCCSLOW5 0x00800000
  320. #define QE_CR_SUBBLOCK_UCCSLOW6 0x00a00000
  321. #define QE_CR_SUBBLOCK_UCCSLOW7 0x00c00000
  322. #define QE_CR_SUBBLOCK_UCCSLOW8 0x00e00000
  323. #define QE_CR_SUBBLOCK_MCC1 0x03800000
  324. #define QE_CR_SUBBLOCK_MCC2 0x03a00000
  325. #define QE_CR_SUBBLOCK_MCC3 0x03000000
  326. #define QE_CR_SUBBLOCK_IDMA1 0x02800000
  327. #define QE_CR_SUBBLOCK_IDMA2 0x02a00000
  328. #define QE_CR_SUBBLOCK_IDMA3 0x02c00000
  329. #define QE_CR_SUBBLOCK_IDMA4 0x02e00000
  330. #define QE_CR_SUBBLOCK_HPAC 0x01e00000
  331. #define QE_CR_SUBBLOCK_SPI1 0x01400000
  332. #define QE_CR_SUBBLOCK_SPI2 0x01600000
  333. #define QE_CR_SUBBLOCK_RAND 0x01c00000
  334. #define QE_CR_SUBBLOCK_TIMER 0x01e00000
  335. #define QE_CR_SUBBLOCK_GENERAL 0x03c00000
  336. /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command */
  337. #define QE_CR_PROTOCOL_UNSPECIFIED 0x00 /* For all other protocols */
  338. #define QE_CR_PROTOCOL_HDLC_TRANSPARENT 0x00
  339. #define QE_CR_PROTOCOL_QMC 0x02
  340. #define QE_CR_PROTOCOL_UART 0x04
  341. #define QE_CR_PROTOCOL_ATM_POS 0x0A
  342. #define QE_CR_PROTOCOL_ETHERNET 0x0C
  343. #define QE_CR_PROTOCOL_L2_SWITCH 0x0D
  344. /* BRG configuration register */
  345. #define QE_BRGC_ENABLE 0x00010000
  346. #define QE_BRGC_DIVISOR_SHIFT 1
  347. #define QE_BRGC_DIVISOR_MAX 0xFFF
  348. #define QE_BRGC_DIV16 1
  349. /* QE Timers registers */
  350. #define QE_GTCFR1_PCAS 0x80
  351. #define QE_GTCFR1_STP2 0x20
  352. #define QE_GTCFR1_RST2 0x10
  353. #define QE_GTCFR1_GM2 0x08
  354. #define QE_GTCFR1_GM1 0x04
  355. #define QE_GTCFR1_STP1 0x02
  356. #define QE_GTCFR1_RST1 0x01
  357. /* SDMA registers */
  358. #define QE_SDSR_BER1 0x02000000
  359. #define QE_SDSR_BER2 0x01000000
  360. #define QE_SDMR_GLB_1_MSK 0x80000000
  361. #define QE_SDMR_ADR_SEL 0x20000000
  362. #define QE_SDMR_BER1_MSK 0x02000000
  363. #define QE_SDMR_BER2_MSK 0x01000000
  364. #define QE_SDMR_EB1_MSK 0x00800000
  365. #define QE_SDMR_ER1_MSK 0x00080000
  366. #define QE_SDMR_ER2_MSK 0x00040000
  367. #define QE_SDMR_CEN_MASK 0x0000E000
  368. #define QE_SDMR_SBER_1 0x00000200
  369. #define QE_SDMR_SBER_2 0x00000200
  370. #define QE_SDMR_EB1_PR_MASK 0x000000C0
  371. #define QE_SDMR_ER1_PR 0x00000008
  372. #define QE_SDMR_CEN_SHIFT 13
  373. #define QE_SDMR_EB1_PR_SHIFT 6
  374. #define QE_SDTM_MSNUM_SHIFT 24
  375. #define QE_SDEBCR_BA_MASK 0x01FFFFFF
  376. /* Communication Processor */
  377. #define QE_CP_CERCR_MEE 0x8000 /* Multi-user RAM ECC enable */
  378. #define QE_CP_CERCR_IEE 0x4000 /* Instruction RAM ECC enable */
  379. #define QE_CP_CERCR_CIR 0x0800 /* Common instruction RAM */
  380. /* I-RAM */
  381. #define QE_IRAM_IADD_AIE 0x80000000 /* Auto Increment Enable */
  382. #define QE_IRAM_IADD_BADDR 0x00080000 /* Base Address */
  383. /* UPC */
  384. #define UPGCR_PROTOCOL 0x80000000 /* protocol ul2 or pl2 */
  385. #define UPGCR_TMS 0x40000000 /* Transmit master/slave mode */
  386. #define UPGCR_RMS 0x20000000 /* Receive master/slave mode */
  387. #define UPGCR_ADDR 0x10000000 /* Master MPHY Addr multiplexing */
  388. #define UPGCR_DIAG 0x01000000 /* Diagnostic mode */
  389. /* UCC GUEMR register */
  390. #define UCC_GUEMR_MODE_MASK_RX 0x02
  391. #define UCC_GUEMR_MODE_FAST_RX 0x02
  392. #define UCC_GUEMR_MODE_SLOW_RX 0x00
  393. #define UCC_GUEMR_MODE_MASK_TX 0x01
  394. #define UCC_GUEMR_MODE_FAST_TX 0x01
  395. #define UCC_GUEMR_MODE_SLOW_TX 0x00
  396. #define UCC_GUEMR_MODE_MASK (UCC_GUEMR_MODE_MASK_RX | UCC_GUEMR_MODE_MASK_TX)
  397. #define UCC_GUEMR_SET_RESERVED3 0x10 /* Bit 3 in the guemr is reserved but
  398. must be set 1 */
  399. /* structure representing UCC SLOW parameter RAM */
  400. struct ucc_slow_pram {
  401. __be16 rbase; /* RX BD base address */
  402. __be16 tbase; /* TX BD base address */
  403. u8 rbmr; /* RX bus mode register (same as CPM's RFCR) */
  404. u8 tbmr; /* TX bus mode register (same as CPM's TFCR) */
  405. __be16 mrblr; /* Rx buffer length */
  406. __be32 rstate; /* Rx internal state */
  407. __be32 rptr; /* Rx internal data pointer */
  408. __be16 rbptr; /* rb BD Pointer */
  409. __be16 rcount; /* Rx internal byte count */
  410. __be32 rtemp; /* Rx temp */
  411. __be32 tstate; /* Tx internal state */
  412. __be32 tptr; /* Tx internal data pointer */
  413. __be16 tbptr; /* Tx BD pointer */
  414. __be16 tcount; /* Tx byte count */
  415. __be32 ttemp; /* Tx temp */
  416. __be32 rcrc; /* temp receive CRC */
  417. __be32 tcrc; /* temp transmit CRC */
  418. } __attribute__ ((packed));
  419. /* General UCC SLOW Mode Register (GUMRH & GUMRL) */
  420. #define UCC_SLOW_GUMR_H_SAM_QMC 0x00000000
  421. #define UCC_SLOW_GUMR_H_SAM_SATM 0x00008000
  422. #define UCC_SLOW_GUMR_H_REVD 0x00002000
  423. #define UCC_SLOW_GUMR_H_TRX 0x00001000
  424. #define UCC_SLOW_GUMR_H_TTX 0x00000800
  425. #define UCC_SLOW_GUMR_H_CDP 0x00000400
  426. #define UCC_SLOW_GUMR_H_CTSP 0x00000200
  427. #define UCC_SLOW_GUMR_H_CDS 0x00000100
  428. #define UCC_SLOW_GUMR_H_CTSS 0x00000080
  429. #define UCC_SLOW_GUMR_H_TFL 0x00000040
  430. #define UCC_SLOW_GUMR_H_RFW 0x00000020
  431. #define UCC_SLOW_GUMR_H_TXSY 0x00000010
  432. #define UCC_SLOW_GUMR_H_4SYNC 0x00000004
  433. #define UCC_SLOW_GUMR_H_8SYNC 0x00000008
  434. #define UCC_SLOW_GUMR_H_16SYNC 0x0000000c
  435. #define UCC_SLOW_GUMR_H_RTSM 0x00000002
  436. #define UCC_SLOW_GUMR_H_RSYN 0x00000001
  437. #define UCC_SLOW_GUMR_L_TCI 0x10000000
  438. #define UCC_SLOW_GUMR_L_RINV 0x02000000
  439. #define UCC_SLOW_GUMR_L_TINV 0x01000000
  440. #define UCC_SLOW_GUMR_L_TEND 0x00040000
  441. #define UCC_SLOW_GUMR_L_TDCR_MASK 0x00030000
  442. #define UCC_SLOW_GUMR_L_TDCR_32 0x00030000
  443. #define UCC_SLOW_GUMR_L_TDCR_16 0x00020000
  444. #define UCC_SLOW_GUMR_L_TDCR_8 0x00010000
  445. #define UCC_SLOW_GUMR_L_TDCR_1 0x00000000
  446. #define UCC_SLOW_GUMR_L_RDCR_MASK 0x0000c000
  447. #define UCC_SLOW_GUMR_L_RDCR_32 0x0000c000
  448. #define UCC_SLOW_GUMR_L_RDCR_16 0x00008000
  449. #define UCC_SLOW_GUMR_L_RDCR_8 0x00004000
  450. #define UCC_SLOW_GUMR_L_RDCR_1 0x00000000
  451. #define UCC_SLOW_GUMR_L_RENC_NRZI 0x00000800
  452. #define UCC_SLOW_GUMR_L_RENC_NRZ 0x00000000
  453. #define UCC_SLOW_GUMR_L_TENC_NRZI 0x00000100
  454. #define UCC_SLOW_GUMR_L_TENC_NRZ 0x00000000
  455. #define UCC_SLOW_GUMR_L_DIAG_MASK 0x000000c0
  456. #define UCC_SLOW_GUMR_L_DIAG_LE 0x000000c0
  457. #define UCC_SLOW_GUMR_L_DIAG_ECHO 0x00000080
  458. #define UCC_SLOW_GUMR_L_DIAG_LOOP 0x00000040
  459. #define UCC_SLOW_GUMR_L_DIAG_NORM 0x00000000
  460. #define UCC_SLOW_GUMR_L_ENR 0x00000020
  461. #define UCC_SLOW_GUMR_L_ENT 0x00000010
  462. #define UCC_SLOW_GUMR_L_MODE_MASK 0x0000000F
  463. #define UCC_SLOW_GUMR_L_MODE_BISYNC 0x00000008
  464. #define UCC_SLOW_GUMR_L_MODE_AHDLC 0x00000006
  465. #define UCC_SLOW_GUMR_L_MODE_UART 0x00000004
  466. #define UCC_SLOW_GUMR_L_MODE_QMC 0x00000002
  467. /* General UCC FAST Mode Register */
  468. #define UCC_FAST_GUMR_TCI 0x20000000
  469. #define UCC_FAST_GUMR_TRX 0x10000000
  470. #define UCC_FAST_GUMR_TTX 0x08000000
  471. #define UCC_FAST_GUMR_CDP 0x04000000
  472. #define UCC_FAST_GUMR_CTSP 0x02000000
  473. #define UCC_FAST_GUMR_CDS 0x01000000
  474. #define UCC_FAST_GUMR_CTSS 0x00800000
  475. #define UCC_FAST_GUMR_TXSY 0x00020000
  476. #define UCC_FAST_GUMR_RSYN 0x00010000
  477. #define UCC_FAST_GUMR_RTSM 0x00002000
  478. #define UCC_FAST_GUMR_REVD 0x00000400
  479. #define UCC_FAST_GUMR_ENR 0x00000020
  480. #define UCC_FAST_GUMR_ENT 0x00000010
  481. /* UART Slow UCC Event Register (UCCE) */
  482. #define UCC_UART_UCCE_AB 0x0200
  483. #define UCC_UART_UCCE_IDLE 0x0100
  484. #define UCC_UART_UCCE_GRA 0x0080
  485. #define UCC_UART_UCCE_BRKE 0x0040
  486. #define UCC_UART_UCCE_BRKS 0x0020
  487. #define UCC_UART_UCCE_CCR 0x0008
  488. #define UCC_UART_UCCE_BSY 0x0004
  489. #define UCC_UART_UCCE_TX 0x0002
  490. #define UCC_UART_UCCE_RX 0x0001
  491. /* HDLC Slow UCC Event Register (UCCE) */
  492. #define UCC_HDLC_UCCE_GLR 0x1000
  493. #define UCC_HDLC_UCCE_GLT 0x0800
  494. #define UCC_HDLC_UCCE_IDLE 0x0100
  495. #define UCC_HDLC_UCCE_BRKE 0x0040
  496. #define UCC_HDLC_UCCE_BRKS 0x0020
  497. #define UCC_HDLC_UCCE_TXE 0x0010
  498. #define UCC_HDLC_UCCE_RXF 0x0008
  499. #define UCC_HDLC_UCCE_BSY 0x0004
  500. #define UCC_HDLC_UCCE_TXB 0x0002
  501. #define UCC_HDLC_UCCE_RXB 0x0001
  502. /* BISYNC Slow UCC Event Register (UCCE) */
  503. #define UCC_BISYNC_UCCE_GRA 0x0080
  504. #define UCC_BISYNC_UCCE_TXE 0x0010
  505. #define UCC_BISYNC_UCCE_RCH 0x0008
  506. #define UCC_BISYNC_UCCE_BSY 0x0004
  507. #define UCC_BISYNC_UCCE_TXB 0x0002
  508. #define UCC_BISYNC_UCCE_RXB 0x0001
  509. /* Gigabit Ethernet Fast UCC Event Register (UCCE) */
  510. #define UCC_GETH_UCCE_MPD 0x80000000
  511. #define UCC_GETH_UCCE_SCAR 0x40000000
  512. #define UCC_GETH_UCCE_GRA 0x20000000
  513. #define UCC_GETH_UCCE_CBPR 0x10000000
  514. #define UCC_GETH_UCCE_BSY 0x08000000
  515. #define UCC_GETH_UCCE_RXC 0x04000000
  516. #define UCC_GETH_UCCE_TXC 0x02000000
  517. #define UCC_GETH_UCCE_TXE 0x01000000
  518. #define UCC_GETH_UCCE_TXB7 0x00800000
  519. #define UCC_GETH_UCCE_TXB6 0x00400000
  520. #define UCC_GETH_UCCE_TXB5 0x00200000
  521. #define UCC_GETH_UCCE_TXB4 0x00100000
  522. #define UCC_GETH_UCCE_TXB3 0x00080000
  523. #define UCC_GETH_UCCE_TXB2 0x00040000
  524. #define UCC_GETH_UCCE_TXB1 0x00020000
  525. #define UCC_GETH_UCCE_TXB0 0x00010000
  526. #define UCC_GETH_UCCE_RXB7 0x00008000
  527. #define UCC_GETH_UCCE_RXB6 0x00004000
  528. #define UCC_GETH_UCCE_RXB5 0x00002000
  529. #define UCC_GETH_UCCE_RXB4 0x00001000
  530. #define UCC_GETH_UCCE_RXB3 0x00000800
  531. #define UCC_GETH_UCCE_RXB2 0x00000400
  532. #define UCC_GETH_UCCE_RXB1 0x00000200
  533. #define UCC_GETH_UCCE_RXB0 0x00000100
  534. #define UCC_GETH_UCCE_RXF7 0x00000080
  535. #define UCC_GETH_UCCE_RXF6 0x00000040
  536. #define UCC_GETH_UCCE_RXF5 0x00000020
  537. #define UCC_GETH_UCCE_RXF4 0x00000010
  538. #define UCC_GETH_UCCE_RXF3 0x00000008
  539. #define UCC_GETH_UCCE_RXF2 0x00000004
  540. #define UCC_GETH_UCCE_RXF1 0x00000002
  541. #define UCC_GETH_UCCE_RXF0 0x00000001
  542. /* UPSMR, when used as a UART */
  543. #define UCC_UART_UPSMR_FLC 0x8000
  544. #define UCC_UART_UPSMR_SL 0x4000
  545. #define UCC_UART_UPSMR_CL_MASK 0x3000
  546. #define UCC_UART_UPSMR_CL_8 0x3000
  547. #define UCC_UART_UPSMR_CL_7 0x2000
  548. #define UCC_UART_UPSMR_CL_6 0x1000
  549. #define UCC_UART_UPSMR_CL_5 0x0000
  550. #define UCC_UART_UPSMR_UM_MASK 0x0c00
  551. #define UCC_UART_UPSMR_UM_NORMAL 0x0000
  552. #define UCC_UART_UPSMR_UM_MAN_MULTI 0x0400
  553. #define UCC_UART_UPSMR_UM_AUTO_MULTI 0x0c00
  554. #define UCC_UART_UPSMR_FRZ 0x0200
  555. #define UCC_UART_UPSMR_RZS 0x0100
  556. #define UCC_UART_UPSMR_SYN 0x0080
  557. #define UCC_UART_UPSMR_DRT 0x0040
  558. #define UCC_UART_UPSMR_PEN 0x0010
  559. #define UCC_UART_UPSMR_RPM_MASK 0x000c
  560. #define UCC_UART_UPSMR_RPM_ODD 0x0000
  561. #define UCC_UART_UPSMR_RPM_LOW 0x0004
  562. #define UCC_UART_UPSMR_RPM_EVEN 0x0008
  563. #define UCC_UART_UPSMR_RPM_HIGH 0x000C
  564. #define UCC_UART_UPSMR_TPM_MASK 0x0003
  565. #define UCC_UART_UPSMR_TPM_ODD 0x0000
  566. #define UCC_UART_UPSMR_TPM_LOW 0x0001
  567. #define UCC_UART_UPSMR_TPM_EVEN 0x0002
  568. #define UCC_UART_UPSMR_TPM_HIGH 0x0003
  569. /* UCC Transmit On Demand Register (UTODR) */
  570. #define UCC_SLOW_TOD 0x8000
  571. #define UCC_FAST_TOD 0x8000
  572. /* UCC Bus Mode Register masks */
  573. /* Not to be confused with the Bundle Mode Register */
  574. #define UCC_BMR_GBL 0x20
  575. #define UCC_BMR_BO_BE 0x10
  576. #define UCC_BMR_CETM 0x04
  577. #define UCC_BMR_DTB 0x02
  578. #define UCC_BMR_BDB 0x01
  579. /* Function code masks */
  580. #define FC_GBL 0x20
  581. #define FC_DTB_LCL 0x02
  582. #define UCC_FAST_FUNCTION_CODE_GBL 0x20
  583. #define UCC_FAST_FUNCTION_CODE_DTB_LCL 0x02
  584. #define UCC_FAST_FUNCTION_CODE_BDB_LCL 0x01
  585. #endif /* __KERNEL__ */
  586. #endif /* _ASM_POWERPC_QE_H */