ppc_asm.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. /*
  2. * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
  3. */
  4. #ifndef _ASM_POWERPC_PPC_ASM_H
  5. #define _ASM_POWERPC_PPC_ASM_H
  6. #include <linux/stringify.h>
  7. #include <asm/asm-compat.h>
  8. #include <asm/processor.h>
  9. #ifndef __ASSEMBLY__
  10. #error __FILE__ should only be used in assembler files
  11. #else
  12. #define SZL (BITS_PER_LONG/8)
  13. /*
  14. * Stuff for accurate CPU time accounting.
  15. * These macros handle transitions between user and system state
  16. * in exception entry and exit and accumulate time to the
  17. * user_time and system_time fields in the paca.
  18. */
  19. #ifndef CONFIG_VIRT_CPU_ACCOUNTING
  20. #define ACCOUNT_CPU_USER_ENTRY(ra, rb)
  21. #define ACCOUNT_CPU_USER_EXIT(ra, rb)
  22. #else
  23. #define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
  24. beq 2f; /* if from kernel mode */ \
  25. BEGIN_FTR_SECTION; \
  26. mfspr ra,SPRN_PURR; /* get processor util. reg */ \
  27. END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
  28. BEGIN_FTR_SECTION; \
  29. MFTB(ra); /* or get TB if no PURR */ \
  30. END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
  31. ld rb,PACA_STARTPURR(r13); \
  32. std ra,PACA_STARTPURR(r13); \
  33. subf rb,rb,ra; /* subtract start value */ \
  34. ld ra,PACA_USER_TIME(r13); \
  35. add ra,ra,rb; /* add on to user time */ \
  36. std ra,PACA_USER_TIME(r13); \
  37. 2:
  38. #define ACCOUNT_CPU_USER_EXIT(ra, rb) \
  39. BEGIN_FTR_SECTION; \
  40. mfspr ra,SPRN_PURR; /* get processor util. reg */ \
  41. END_FTR_SECTION_IFSET(CPU_FTR_PURR); \
  42. BEGIN_FTR_SECTION; \
  43. MFTB(ra); /* or get TB if no PURR */ \
  44. END_FTR_SECTION_IFCLR(CPU_FTR_PURR); \
  45. ld rb,PACA_STARTPURR(r13); \
  46. std ra,PACA_STARTPURR(r13); \
  47. subf rb,rb,ra; /* subtract start value */ \
  48. ld ra,PACA_SYSTEM_TIME(r13); \
  49. add ra,ra,rb; /* add on to user time */ \
  50. std ra,PACA_SYSTEM_TIME(r13);
  51. #endif
  52. /*
  53. * Macros for storing registers into and loading registers from
  54. * exception frames.
  55. */
  56. #ifdef __powerpc64__
  57. #define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
  58. #define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
  59. #define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
  60. #define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
  61. #else
  62. #define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
  63. #define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
  64. #define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
  65. SAVE_10GPRS(22, base)
  66. #define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
  67. REST_10GPRS(22, base)
  68. #endif
  69. /*
  70. * Define what the VSX XX1 form instructions will look like, then add
  71. * the 128 bit load store instructions based on that.
  72. */
  73. #define VSX_XX1(xs, ra, rb) (((xs) & 0x1f) << 21 | ((ra) << 16) | \
  74. ((rb) << 11) | (((xs) >> 5)))
  75. #define STXVD2X(xs, ra, rb) .long (0x7c000798 | VSX_XX1((xs), (ra), (rb)))
  76. #define LXVD2X(xs, ra, rb) .long (0x7c000698 | VSX_XX1((xs), (ra), (rb)))
  77. #define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
  78. #define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
  79. #define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
  80. #define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
  81. #define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
  82. #define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
  83. #define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
  84. #define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
  85. #define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
  86. #define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
  87. #define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
  88. #define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
  89. #define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
  90. #define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
  91. #define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
  92. #define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
  93. #define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
  94. #define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
  95. #define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
  96. #define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
  97. #define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,b,base
  98. #define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
  99. #define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
  100. #define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
  101. #define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
  102. #define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
  103. #define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,b,base
  104. #define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
  105. #define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
  106. #define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
  107. #define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
  108. #define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
  109. /* Save the lower 32 VSRs in the thread VSR region */
  110. #define SAVE_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); STXVD2X(n,b,base)
  111. #define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
  112. #define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
  113. #define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
  114. #define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
  115. #define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
  116. #define REST_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); LXVD2X(n,b,base)
  117. #define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
  118. #define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
  119. #define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
  120. #define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
  121. #define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
  122. /* Save the upper 32 VSRs (32-63) in the thread VSX region (0-31) */
  123. #define SAVE_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); STXVD2X(n+32,b,base)
  124. #define SAVE_2VSRSU(n,b,base) SAVE_VSRU(n,b,base); SAVE_VSRU(n+1,b,base)
  125. #define SAVE_4VSRSU(n,b,base) SAVE_2VSRSU(n,b,base); SAVE_2VSRSU(n+2,b,base)
  126. #define SAVE_8VSRSU(n,b,base) SAVE_4VSRSU(n,b,base); SAVE_4VSRSU(n+4,b,base)
  127. #define SAVE_16VSRSU(n,b,base) SAVE_8VSRSU(n,b,base); SAVE_8VSRSU(n+8,b,base)
  128. #define SAVE_32VSRSU(n,b,base) SAVE_16VSRSU(n,b,base); SAVE_16VSRSU(n+16,b,base)
  129. #define REST_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); LXVD2X(n+32,b,base)
  130. #define REST_2VSRSU(n,b,base) REST_VSRU(n,b,base); REST_VSRU(n+1,b,base)
  131. #define REST_4VSRSU(n,b,base) REST_2VSRSU(n,b,base); REST_2VSRSU(n+2,b,base)
  132. #define REST_8VSRSU(n,b,base) REST_4VSRSU(n,b,base); REST_4VSRSU(n+4,b,base)
  133. #define REST_16VSRSU(n,b,base) REST_8VSRSU(n,b,base); REST_8VSRSU(n+8,b,base)
  134. #define REST_32VSRSU(n,b,base) REST_16VSRSU(n,b,base); REST_16VSRSU(n+16,b,base)
  135. #define SAVE_EVR(n,s,base) evmergehi s,s,n; stw s,THREAD_EVR0+4*(n)(base)
  136. #define SAVE_2EVRS(n,s,base) SAVE_EVR(n,s,base); SAVE_EVR(n+1,s,base)
  137. #define SAVE_4EVRS(n,s,base) SAVE_2EVRS(n,s,base); SAVE_2EVRS(n+2,s,base)
  138. #define SAVE_8EVRS(n,s,base) SAVE_4EVRS(n,s,base); SAVE_4EVRS(n+4,s,base)
  139. #define SAVE_16EVRS(n,s,base) SAVE_8EVRS(n,s,base); SAVE_8EVRS(n+8,s,base)
  140. #define SAVE_32EVRS(n,s,base) SAVE_16EVRS(n,s,base); SAVE_16EVRS(n+16,s,base)
  141. #define REST_EVR(n,s,base) lwz s,THREAD_EVR0+4*(n)(base); evmergelo n,s,n
  142. #define REST_2EVRS(n,s,base) REST_EVR(n,s,base); REST_EVR(n+1,s,base)
  143. #define REST_4EVRS(n,s,base) REST_2EVRS(n,s,base); REST_2EVRS(n+2,s,base)
  144. #define REST_8EVRS(n,s,base) REST_4EVRS(n,s,base); REST_4EVRS(n+4,s,base)
  145. #define REST_16EVRS(n,s,base) REST_8EVRS(n,s,base); REST_8EVRS(n+8,s,base)
  146. #define REST_32EVRS(n,s,base) REST_16EVRS(n,s,base); REST_16EVRS(n+16,s,base)
  147. /* Macros to adjust thread priority for hardware multithreading */
  148. #define HMT_VERY_LOW or 31,31,31 # very low priority
  149. #define HMT_LOW or 1,1,1
  150. #define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
  151. #define HMT_MEDIUM or 2,2,2
  152. #define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
  153. #define HMT_HIGH or 3,3,3
  154. /* handle instructions that older assemblers may not know */
  155. #define RFCI .long 0x4c000066 /* rfci instruction */
  156. #define RFDI .long 0x4c00004e /* rfdi instruction */
  157. #define RFMCI .long 0x4c00004c /* rfmci instruction */
  158. #ifdef __KERNEL__
  159. #ifdef CONFIG_PPC64
  160. #define XGLUE(a,b) a##b
  161. #define GLUE(a,b) XGLUE(a,b)
  162. #define _GLOBAL(name) \
  163. .section ".text"; \
  164. .align 2 ; \
  165. .globl name; \
  166. .globl GLUE(.,name); \
  167. .section ".opd","aw"; \
  168. name: \
  169. .quad GLUE(.,name); \
  170. .quad .TOC.@tocbase; \
  171. .quad 0; \
  172. .previous; \
  173. .type GLUE(.,name),@function; \
  174. GLUE(.,name):
  175. #define _INIT_GLOBAL(name) \
  176. .section ".text.init.refok"; \
  177. .align 2 ; \
  178. .globl name; \
  179. .globl GLUE(.,name); \
  180. .section ".opd","aw"; \
  181. name: \
  182. .quad GLUE(.,name); \
  183. .quad .TOC.@tocbase; \
  184. .quad 0; \
  185. .previous; \
  186. .type GLUE(.,name),@function; \
  187. GLUE(.,name):
  188. #define _KPROBE(name) \
  189. .section ".kprobes.text","a"; \
  190. .align 2 ; \
  191. .globl name; \
  192. .globl GLUE(.,name); \
  193. .section ".opd","aw"; \
  194. name: \
  195. .quad GLUE(.,name); \
  196. .quad .TOC.@tocbase; \
  197. .quad 0; \
  198. .previous; \
  199. .type GLUE(.,name),@function; \
  200. GLUE(.,name):
  201. #define _STATIC(name) \
  202. .section ".text"; \
  203. .align 2 ; \
  204. .section ".opd","aw"; \
  205. name: \
  206. .quad GLUE(.,name); \
  207. .quad .TOC.@tocbase; \
  208. .quad 0; \
  209. .previous; \
  210. .type GLUE(.,name),@function; \
  211. GLUE(.,name):
  212. #define _INIT_STATIC(name) \
  213. .section ".text.init.refok"; \
  214. .align 2 ; \
  215. .section ".opd","aw"; \
  216. name: \
  217. .quad GLUE(.,name); \
  218. .quad .TOC.@tocbase; \
  219. .quad 0; \
  220. .previous; \
  221. .type GLUE(.,name),@function; \
  222. GLUE(.,name):
  223. #else /* 32-bit */
  224. #define _ENTRY(n) \
  225. .globl n; \
  226. n:
  227. #define _GLOBAL(n) \
  228. .text; \
  229. .stabs __stringify(n:F-1),N_FUN,0,0,n;\
  230. .globl n; \
  231. n:
  232. #define _KPROBE(n) \
  233. .section ".kprobes.text","a"; \
  234. .globl n; \
  235. n:
  236. #endif
  237. /*
  238. * LOAD_REG_IMMEDIATE(rn, expr)
  239. * Loads the value of the constant expression 'expr' into register 'rn'
  240. * using immediate instructions only. Use this when it's important not
  241. * to reference other data (i.e. on ppc64 when the TOC pointer is not
  242. * valid).
  243. *
  244. * LOAD_REG_ADDR(rn, name)
  245. * Loads the address of label 'name' into register 'rn'. Use this when
  246. * you don't particularly need immediate instructions only, but you need
  247. * the whole address in one register (e.g. it's a structure address and
  248. * you want to access various offsets within it). On ppc32 this is
  249. * identical to LOAD_REG_IMMEDIATE.
  250. *
  251. * LOAD_REG_ADDRBASE(rn, name)
  252. * ADDROFF(name)
  253. * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
  254. * register 'rn'. ADDROFF(name) returns the remainder of the address as
  255. * a constant expression. ADDROFF(name) is a signed expression < 16 bits
  256. * in size, so is suitable for use directly as an offset in load and store
  257. * instructions. Use this when loading/storing a single word or less as:
  258. * LOAD_REG_ADDRBASE(rX, name)
  259. * ld rY,ADDROFF(name)(rX)
  260. */
  261. #ifdef __powerpc64__
  262. #define LOAD_REG_IMMEDIATE(reg,expr) \
  263. lis (reg),(expr)@highest; \
  264. ori (reg),(reg),(expr)@higher; \
  265. rldicr (reg),(reg),32,31; \
  266. oris (reg),(reg),(expr)@h; \
  267. ori (reg),(reg),(expr)@l;
  268. #define LOAD_REG_ADDR(reg,name) \
  269. ld (reg),name@got(r2)
  270. #define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
  271. #define ADDROFF(name) 0
  272. /* offsets for stack frame layout */
  273. #define LRSAVE 16
  274. #else /* 32-bit */
  275. #define LOAD_REG_IMMEDIATE(reg,expr) \
  276. lis (reg),(expr)@ha; \
  277. addi (reg),(reg),(expr)@l;
  278. #define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
  279. #define LOAD_REG_ADDRBASE(reg, name) lis (reg),name@ha
  280. #define ADDROFF(name) name@l
  281. /* offsets for stack frame layout */
  282. #define LRSAVE 4
  283. #endif
  284. /* various errata or part fixups */
  285. #ifdef CONFIG_PPC601_SYNC_FIX
  286. #define SYNC \
  287. BEGIN_FTR_SECTION \
  288. sync; \
  289. isync; \
  290. END_FTR_SECTION_IFSET(CPU_FTR_601)
  291. #define SYNC_601 \
  292. BEGIN_FTR_SECTION \
  293. sync; \
  294. END_FTR_SECTION_IFSET(CPU_FTR_601)
  295. #define ISYNC_601 \
  296. BEGIN_FTR_SECTION \
  297. isync; \
  298. END_FTR_SECTION_IFSET(CPU_FTR_601)
  299. #else
  300. #define SYNC
  301. #define SYNC_601
  302. #define ISYNC_601
  303. #endif
  304. #ifdef CONFIG_PPC_CELL
  305. #define MFTB(dest) \
  306. 90: mftb dest; \
  307. BEGIN_FTR_SECTION_NESTED(96); \
  308. cmpwi dest,0; \
  309. beq- 90b; \
  310. END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
  311. #else
  312. #define MFTB(dest) mftb dest
  313. #endif
  314. #ifndef CONFIG_SMP
  315. #define TLBSYNC
  316. #else /* CONFIG_SMP */
  317. /* tlbsync is not implemented on 601 */
  318. #define TLBSYNC \
  319. BEGIN_FTR_SECTION \
  320. tlbsync; \
  321. sync; \
  322. END_FTR_SECTION_IFCLR(CPU_FTR_601)
  323. #endif
  324. /*
  325. * This instruction is not implemented on the PPC 603 or 601; however, on
  326. * the 403GCX and 405GP tlbia IS defined and tlbie is not.
  327. * All of these instructions exist in the 8xx, they have magical powers,
  328. * and they must be used.
  329. */
  330. #if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
  331. #define tlbia \
  332. li r4,1024; \
  333. mtctr r4; \
  334. lis r4,KERNELBASE@h; \
  335. 0: tlbie r4; \
  336. addi r4,r4,0x1000; \
  337. bdnz 0b
  338. #endif
  339. #ifdef CONFIG_IBM440EP_ERR42
  340. #define PPC440EP_ERR42 isync
  341. #else
  342. #define PPC440EP_ERR42
  343. #endif
  344. #if defined(CONFIG_BOOKE)
  345. #define toreal(rd)
  346. #define fromreal(rd)
  347. /*
  348. * We use addis to ensure compatibility with the "classic" ppc versions of
  349. * these macros, which use rs = 0 to get the tophys offset in rd, rather than
  350. * converting the address in r0, and so this version has to do that too
  351. * (i.e. set register rd to 0 when rs == 0).
  352. */
  353. #define tophys(rd,rs) \
  354. addis rd,rs,0
  355. #define tovirt(rd,rs) \
  356. addis rd,rs,0
  357. #elif defined(CONFIG_PPC64)
  358. #define toreal(rd) /* we can access c000... in real mode */
  359. #define fromreal(rd)
  360. #define tophys(rd,rs) \
  361. clrldi rd,rs,2
  362. #define tovirt(rd,rs) \
  363. rotldi rd,rs,16; \
  364. ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
  365. rotldi rd,rd,48
  366. #else
  367. /*
  368. * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
  369. * physical base address of RAM at compile time.
  370. */
  371. #define toreal(rd) tophys(rd,rd)
  372. #define fromreal(rd) tovirt(rd,rd)
  373. #define tophys(rd,rs) \
  374. 0: addis rd,rs,-KERNELBASE@h; \
  375. .section ".vtop_fixup","aw"; \
  376. .align 1; \
  377. .long 0b; \
  378. .previous
  379. #define tovirt(rd,rs) \
  380. 0: addis rd,rs,KERNELBASE@h; \
  381. .section ".ptov_fixup","aw"; \
  382. .align 1; \
  383. .long 0b; \
  384. .previous
  385. #endif
  386. #ifdef CONFIG_PPC64
  387. #define RFI rfid
  388. #define MTMSRD(r) mtmsrd r
  389. #else
  390. #define FIX_SRR1(ra, rb)
  391. #ifndef CONFIG_40x
  392. #define RFI rfi
  393. #else
  394. #define RFI rfi; b . /* Prevent prefetch past rfi */
  395. #endif
  396. #define MTMSRD(r) mtmsr r
  397. #define CLR_TOP32(r)
  398. #endif
  399. #endif /* __KERNEL__ */
  400. /* The boring bits... */
  401. /* Condition Register Bit Fields */
  402. #define cr0 0
  403. #define cr1 1
  404. #define cr2 2
  405. #define cr3 3
  406. #define cr4 4
  407. #define cr5 5
  408. #define cr6 6
  409. #define cr7 7
  410. /* General Purpose Registers (GPRs) */
  411. #define r0 0
  412. #define r1 1
  413. #define r2 2
  414. #define r3 3
  415. #define r4 4
  416. #define r5 5
  417. #define r6 6
  418. #define r7 7
  419. #define r8 8
  420. #define r9 9
  421. #define r10 10
  422. #define r11 11
  423. #define r12 12
  424. #define r13 13
  425. #define r14 14
  426. #define r15 15
  427. #define r16 16
  428. #define r17 17
  429. #define r18 18
  430. #define r19 19
  431. #define r20 20
  432. #define r21 21
  433. #define r22 22
  434. #define r23 23
  435. #define r24 24
  436. #define r25 25
  437. #define r26 26
  438. #define r27 27
  439. #define r28 28
  440. #define r29 29
  441. #define r30 30
  442. #define r31 31
  443. /* Floating Point Registers (FPRs) */
  444. #define fr0 0
  445. #define fr1 1
  446. #define fr2 2
  447. #define fr3 3
  448. #define fr4 4
  449. #define fr5 5
  450. #define fr6 6
  451. #define fr7 7
  452. #define fr8 8
  453. #define fr9 9
  454. #define fr10 10
  455. #define fr11 11
  456. #define fr12 12
  457. #define fr13 13
  458. #define fr14 14
  459. #define fr15 15
  460. #define fr16 16
  461. #define fr17 17
  462. #define fr18 18
  463. #define fr19 19
  464. #define fr20 20
  465. #define fr21 21
  466. #define fr22 22
  467. #define fr23 23
  468. #define fr24 24
  469. #define fr25 25
  470. #define fr26 26
  471. #define fr27 27
  472. #define fr28 28
  473. #define fr29 29
  474. #define fr30 30
  475. #define fr31 31
  476. /* AltiVec Registers (VPRs) */
  477. #define vr0 0
  478. #define vr1 1
  479. #define vr2 2
  480. #define vr3 3
  481. #define vr4 4
  482. #define vr5 5
  483. #define vr6 6
  484. #define vr7 7
  485. #define vr8 8
  486. #define vr9 9
  487. #define vr10 10
  488. #define vr11 11
  489. #define vr12 12
  490. #define vr13 13
  491. #define vr14 14
  492. #define vr15 15
  493. #define vr16 16
  494. #define vr17 17
  495. #define vr18 18
  496. #define vr19 19
  497. #define vr20 20
  498. #define vr21 21
  499. #define vr22 22
  500. #define vr23 23
  501. #define vr24 24
  502. #define vr25 25
  503. #define vr26 26
  504. #define vr27 27
  505. #define vr28 28
  506. #define vr29 29
  507. #define vr30 30
  508. #define vr31 31
  509. /* VSX Registers (VSRs) */
  510. #define vsr0 0
  511. #define vsr1 1
  512. #define vsr2 2
  513. #define vsr3 3
  514. #define vsr4 4
  515. #define vsr5 5
  516. #define vsr6 6
  517. #define vsr7 7
  518. #define vsr8 8
  519. #define vsr9 9
  520. #define vsr10 10
  521. #define vsr11 11
  522. #define vsr12 12
  523. #define vsr13 13
  524. #define vsr14 14
  525. #define vsr15 15
  526. #define vsr16 16
  527. #define vsr17 17
  528. #define vsr18 18
  529. #define vsr19 19
  530. #define vsr20 20
  531. #define vsr21 21
  532. #define vsr22 22
  533. #define vsr23 23
  534. #define vsr24 24
  535. #define vsr25 25
  536. #define vsr26 26
  537. #define vsr27 27
  538. #define vsr28 28
  539. #define vsr29 29
  540. #define vsr30 30
  541. #define vsr31 31
  542. #define vsr32 32
  543. #define vsr33 33
  544. #define vsr34 34
  545. #define vsr35 35
  546. #define vsr36 36
  547. #define vsr37 37
  548. #define vsr38 38
  549. #define vsr39 39
  550. #define vsr40 40
  551. #define vsr41 41
  552. #define vsr42 42
  553. #define vsr43 43
  554. #define vsr44 44
  555. #define vsr45 45
  556. #define vsr46 46
  557. #define vsr47 47
  558. #define vsr48 48
  559. #define vsr49 49
  560. #define vsr50 50
  561. #define vsr51 51
  562. #define vsr52 52
  563. #define vsr53 53
  564. #define vsr54 54
  565. #define vsr55 55
  566. #define vsr56 56
  567. #define vsr57 57
  568. #define vsr58 58
  569. #define vsr59 59
  570. #define vsr60 60
  571. #define vsr61 61
  572. #define vsr62 62
  573. #define vsr63 63
  574. /* SPE Registers (EVPRs) */
  575. #define evr0 0
  576. #define evr1 1
  577. #define evr2 2
  578. #define evr3 3
  579. #define evr4 4
  580. #define evr5 5
  581. #define evr6 6
  582. #define evr7 7
  583. #define evr8 8
  584. #define evr9 9
  585. #define evr10 10
  586. #define evr11 11
  587. #define evr12 12
  588. #define evr13 13
  589. #define evr14 14
  590. #define evr15 15
  591. #define evr16 16
  592. #define evr17 17
  593. #define evr18 18
  594. #define evr19 19
  595. #define evr20 20
  596. #define evr21 21
  597. #define evr22 22
  598. #define evr23 23
  599. #define evr24 24
  600. #define evr25 25
  601. #define evr26 26
  602. #define evr27 27
  603. #define evr28 28
  604. #define evr29 29
  605. #define evr30 30
  606. #define evr31 31
  607. /* some stab codes */
  608. #define N_FUN 36
  609. #define N_RSYM 64
  610. #define N_SLINE 68
  611. #define N_SO 100
  612. #endif /* __ASSEMBLY__ */
  613. #endif /* _ASM_POWERPC_PPC_ASM_H */