mpic.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481
  1. #ifndef _ASM_POWERPC_MPIC_H
  2. #define _ASM_POWERPC_MPIC_H
  3. #ifdef __KERNEL__
  4. #include <linux/irq.h>
  5. #include <linux/sysdev.h>
  6. #include <asm/dcr.h>
  7. /*
  8. * Global registers
  9. */
  10. #define MPIC_GREG_BASE 0x01000
  11. #define MPIC_GREG_FEATURE_0 0x00000
  12. #define MPIC_GREG_FEATURE_LAST_SRC_MASK 0x07ff0000
  13. #define MPIC_GREG_FEATURE_LAST_SRC_SHIFT 16
  14. #define MPIC_GREG_FEATURE_LAST_CPU_MASK 0x00001f00
  15. #define MPIC_GREG_FEATURE_LAST_CPU_SHIFT 8
  16. #define MPIC_GREG_FEATURE_VERSION_MASK 0xff
  17. #define MPIC_GREG_FEATURE_1 0x00010
  18. #define MPIC_GREG_GLOBAL_CONF_0 0x00020
  19. #define MPIC_GREG_GCONF_RESET 0x80000000
  20. #define MPIC_GREG_GCONF_8259_PTHROU_DIS 0x20000000
  21. #define MPIC_GREG_GCONF_NO_BIAS 0x10000000
  22. #define MPIC_GREG_GCONF_BASE_MASK 0x000fffff
  23. #define MPIC_GREG_GCONF_MCK 0x08000000
  24. #define MPIC_GREG_GLOBAL_CONF_1 0x00030
  25. #define MPIC_GREG_GLOBAL_CONF_1_SIE 0x08000000
  26. #define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK 0x70000000
  27. #define MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(r) \
  28. (((r) << 28) & MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK)
  29. #define MPIC_GREG_VENDOR_0 0x00040
  30. #define MPIC_GREG_VENDOR_1 0x00050
  31. #define MPIC_GREG_VENDOR_2 0x00060
  32. #define MPIC_GREG_VENDOR_3 0x00070
  33. #define MPIC_GREG_VENDOR_ID 0x00080
  34. #define MPIC_GREG_VENDOR_ID_STEPPING_MASK 0x00ff0000
  35. #define MPIC_GREG_VENDOR_ID_STEPPING_SHIFT 16
  36. #define MPIC_GREG_VENDOR_ID_DEVICE_ID_MASK 0x0000ff00
  37. #define MPIC_GREG_VENDOR_ID_DEVICE_ID_SHIFT 8
  38. #define MPIC_GREG_VENDOR_ID_VENDOR_ID_MASK 0x000000ff
  39. #define MPIC_GREG_PROCESSOR_INIT 0x00090
  40. #define MPIC_GREG_IPI_VECTOR_PRI_0 0x000a0
  41. #define MPIC_GREG_IPI_VECTOR_PRI_1 0x000b0
  42. #define MPIC_GREG_IPI_VECTOR_PRI_2 0x000c0
  43. #define MPIC_GREG_IPI_VECTOR_PRI_3 0x000d0
  44. #define MPIC_GREG_IPI_STRIDE 0x10
  45. #define MPIC_GREG_SPURIOUS 0x000e0
  46. #define MPIC_GREG_TIMER_FREQ 0x000f0
  47. /*
  48. *
  49. * Timer registers
  50. */
  51. #define MPIC_TIMER_BASE 0x01100
  52. #define MPIC_TIMER_STRIDE 0x40
  53. #define MPIC_TIMER_CURRENT_CNT 0x00000
  54. #define MPIC_TIMER_BASE_CNT 0x00010
  55. #define MPIC_TIMER_VECTOR_PRI 0x00020
  56. #define MPIC_TIMER_DESTINATION 0x00030
  57. /*
  58. * Per-Processor registers
  59. */
  60. #define MPIC_CPU_THISBASE 0x00000
  61. #define MPIC_CPU_BASE 0x20000
  62. #define MPIC_CPU_STRIDE 0x01000
  63. #define MPIC_CPU_IPI_DISPATCH_0 0x00040
  64. #define MPIC_CPU_IPI_DISPATCH_1 0x00050
  65. #define MPIC_CPU_IPI_DISPATCH_2 0x00060
  66. #define MPIC_CPU_IPI_DISPATCH_3 0x00070
  67. #define MPIC_CPU_IPI_DISPATCH_STRIDE 0x00010
  68. #define MPIC_CPU_CURRENT_TASK_PRI 0x00080
  69. #define MPIC_CPU_TASKPRI_MASK 0x0000000f
  70. #define MPIC_CPU_WHOAMI 0x00090
  71. #define MPIC_CPU_WHOAMI_MASK 0x0000001f
  72. #define MPIC_CPU_INTACK 0x000a0
  73. #define MPIC_CPU_EOI 0x000b0
  74. #define MPIC_CPU_MCACK 0x000c0
  75. /*
  76. * Per-source registers
  77. */
  78. #define MPIC_IRQ_BASE 0x10000
  79. #define MPIC_IRQ_STRIDE 0x00020
  80. #define MPIC_IRQ_VECTOR_PRI 0x00000
  81. #define MPIC_VECPRI_MASK 0x80000000
  82. #define MPIC_VECPRI_ACTIVITY 0x40000000 /* Read Only */
  83. #define MPIC_VECPRI_PRIORITY_MASK 0x000f0000
  84. #define MPIC_VECPRI_PRIORITY_SHIFT 16
  85. #define MPIC_VECPRI_VECTOR_MASK 0x000007ff
  86. #define MPIC_VECPRI_POLARITY_POSITIVE 0x00800000
  87. #define MPIC_VECPRI_POLARITY_NEGATIVE 0x00000000
  88. #define MPIC_VECPRI_POLARITY_MASK 0x00800000
  89. #define MPIC_VECPRI_SENSE_LEVEL 0x00400000
  90. #define MPIC_VECPRI_SENSE_EDGE 0x00000000
  91. #define MPIC_VECPRI_SENSE_MASK 0x00400000
  92. #define MPIC_IRQ_DESTINATION 0x00010
  93. #define MPIC_MAX_IRQ_SOURCES 2048
  94. #define MPIC_MAX_CPUS 32
  95. #define MPIC_MAX_ISU 32
  96. /*
  97. * Tsi108 implementation of MPIC has many differences from the original one
  98. */
  99. /*
  100. * Global registers
  101. */
  102. #define TSI108_GREG_BASE 0x00000
  103. #define TSI108_GREG_FEATURE_0 0x00000
  104. #define TSI108_GREG_GLOBAL_CONF_0 0x00004
  105. #define TSI108_GREG_VENDOR_ID 0x0000c
  106. #define TSI108_GREG_IPI_VECTOR_PRI_0 0x00204 /* Doorbell 0 */
  107. #define TSI108_GREG_IPI_STRIDE 0x0c
  108. #define TSI108_GREG_SPURIOUS 0x00010
  109. #define TSI108_GREG_TIMER_FREQ 0x00014
  110. /*
  111. * Timer registers
  112. */
  113. #define TSI108_TIMER_BASE 0x0030
  114. #define TSI108_TIMER_STRIDE 0x10
  115. #define TSI108_TIMER_CURRENT_CNT 0x00000
  116. #define TSI108_TIMER_BASE_CNT 0x00004
  117. #define TSI108_TIMER_VECTOR_PRI 0x00008
  118. #define TSI108_TIMER_DESTINATION 0x0000c
  119. /*
  120. * Per-Processor registers
  121. */
  122. #define TSI108_CPU_BASE 0x00300
  123. #define TSI108_CPU_STRIDE 0x00040
  124. #define TSI108_CPU_IPI_DISPATCH_0 0x00200
  125. #define TSI108_CPU_IPI_DISPATCH_STRIDE 0x00000
  126. #define TSI108_CPU_CURRENT_TASK_PRI 0x00000
  127. #define TSI108_CPU_WHOAMI 0xffffffff
  128. #define TSI108_CPU_INTACK 0x00004
  129. #define TSI108_CPU_EOI 0x00008
  130. #define TSI108_CPU_MCACK 0x00004 /* Doesn't really exist here */
  131. /*
  132. * Per-source registers
  133. */
  134. #define TSI108_IRQ_BASE 0x00100
  135. #define TSI108_IRQ_STRIDE 0x00008
  136. #define TSI108_IRQ_VECTOR_PRI 0x00000
  137. #define TSI108_VECPRI_VECTOR_MASK 0x000000ff
  138. #define TSI108_VECPRI_POLARITY_POSITIVE 0x01000000
  139. #define TSI108_VECPRI_POLARITY_NEGATIVE 0x00000000
  140. #define TSI108_VECPRI_SENSE_LEVEL 0x02000000
  141. #define TSI108_VECPRI_SENSE_EDGE 0x00000000
  142. #define TSI108_VECPRI_POLARITY_MASK 0x01000000
  143. #define TSI108_VECPRI_SENSE_MASK 0x02000000
  144. #define TSI108_IRQ_DESTINATION 0x00004
  145. /* weird mpic register indices and mask bits in the HW info array */
  146. enum {
  147. MPIC_IDX_GREG_BASE = 0,
  148. MPIC_IDX_GREG_FEATURE_0,
  149. MPIC_IDX_GREG_GLOBAL_CONF_0,
  150. MPIC_IDX_GREG_VENDOR_ID,
  151. MPIC_IDX_GREG_IPI_VECTOR_PRI_0,
  152. MPIC_IDX_GREG_IPI_STRIDE,
  153. MPIC_IDX_GREG_SPURIOUS,
  154. MPIC_IDX_GREG_TIMER_FREQ,
  155. MPIC_IDX_TIMER_BASE,
  156. MPIC_IDX_TIMER_STRIDE,
  157. MPIC_IDX_TIMER_CURRENT_CNT,
  158. MPIC_IDX_TIMER_BASE_CNT,
  159. MPIC_IDX_TIMER_VECTOR_PRI,
  160. MPIC_IDX_TIMER_DESTINATION,
  161. MPIC_IDX_CPU_BASE,
  162. MPIC_IDX_CPU_STRIDE,
  163. MPIC_IDX_CPU_IPI_DISPATCH_0,
  164. MPIC_IDX_CPU_IPI_DISPATCH_STRIDE,
  165. MPIC_IDX_CPU_CURRENT_TASK_PRI,
  166. MPIC_IDX_CPU_WHOAMI,
  167. MPIC_IDX_CPU_INTACK,
  168. MPIC_IDX_CPU_EOI,
  169. MPIC_IDX_CPU_MCACK,
  170. MPIC_IDX_IRQ_BASE,
  171. MPIC_IDX_IRQ_STRIDE,
  172. MPIC_IDX_IRQ_VECTOR_PRI,
  173. MPIC_IDX_VECPRI_VECTOR_MASK,
  174. MPIC_IDX_VECPRI_POLARITY_POSITIVE,
  175. MPIC_IDX_VECPRI_POLARITY_NEGATIVE,
  176. MPIC_IDX_VECPRI_SENSE_LEVEL,
  177. MPIC_IDX_VECPRI_SENSE_EDGE,
  178. MPIC_IDX_VECPRI_POLARITY_MASK,
  179. MPIC_IDX_VECPRI_SENSE_MASK,
  180. MPIC_IDX_IRQ_DESTINATION,
  181. MPIC_IDX_END
  182. };
  183. #ifdef CONFIG_MPIC_U3_HT_IRQS
  184. /* Fixup table entry */
  185. struct mpic_irq_fixup
  186. {
  187. u8 __iomem *base;
  188. u8 __iomem *applebase;
  189. u32 data;
  190. unsigned int index;
  191. };
  192. #endif /* CONFIG_MPIC_U3_HT_IRQS */
  193. enum mpic_reg_type {
  194. mpic_access_mmio_le,
  195. mpic_access_mmio_be,
  196. #ifdef CONFIG_PPC_DCR
  197. mpic_access_dcr
  198. #endif
  199. };
  200. struct mpic_reg_bank {
  201. u32 __iomem *base;
  202. #ifdef CONFIG_PPC_DCR
  203. dcr_host_t dhost;
  204. #endif /* CONFIG_PPC_DCR */
  205. };
  206. struct mpic_irq_save {
  207. u32 vecprio,
  208. dest;
  209. #ifdef CONFIG_MPIC_U3_HT_IRQS
  210. u32 fixup_data;
  211. #endif
  212. };
  213. /* The instance data of a given MPIC */
  214. struct mpic
  215. {
  216. /* The remapper for this MPIC */
  217. struct irq_host *irqhost;
  218. /* The "linux" controller struct */
  219. struct irq_chip hc_irq;
  220. #ifdef CONFIG_MPIC_U3_HT_IRQS
  221. struct irq_chip hc_ht_irq;
  222. #endif
  223. #ifdef CONFIG_SMP
  224. struct irq_chip hc_ipi;
  225. #endif
  226. const char *name;
  227. /* Flags */
  228. unsigned int flags;
  229. /* How many irq sources in a given ISU */
  230. unsigned int isu_size;
  231. unsigned int isu_shift;
  232. unsigned int isu_mask;
  233. unsigned int irq_count;
  234. /* Number of sources */
  235. unsigned int num_sources;
  236. /* Number of CPUs */
  237. unsigned int num_cpus;
  238. /* default senses array */
  239. unsigned char *senses;
  240. unsigned int senses_count;
  241. /* vector numbers used for internal sources (ipi/timers) */
  242. unsigned int ipi_vecs[4];
  243. unsigned int timer_vecs[4];
  244. /* Spurious vector to program into unused sources */
  245. unsigned int spurious_vec;
  246. #ifdef CONFIG_MPIC_U3_HT_IRQS
  247. /* The fixup table */
  248. struct mpic_irq_fixup *fixups;
  249. spinlock_t fixup_lock;
  250. #endif
  251. /* Register access method */
  252. enum mpic_reg_type reg_type;
  253. /* The various ioremap'ed bases */
  254. struct mpic_reg_bank gregs;
  255. struct mpic_reg_bank tmregs;
  256. struct mpic_reg_bank cpuregs[MPIC_MAX_CPUS];
  257. struct mpic_reg_bank isus[MPIC_MAX_ISU];
  258. /* Protected sources */
  259. unsigned long *protected;
  260. #ifdef CONFIG_MPIC_WEIRD
  261. /* Pointer to HW info array */
  262. u32 *hw_set;
  263. #endif
  264. #ifdef CONFIG_PCI_MSI
  265. spinlock_t bitmap_lock;
  266. unsigned long *hwirq_bitmap;
  267. #endif
  268. #ifdef CONFIG_MPIC_BROKEN_REGREAD
  269. u32 isu_reg0_shadow[MPIC_MAX_IRQ_SOURCES];
  270. #endif
  271. /* link */
  272. struct mpic *next;
  273. struct sys_device sysdev;
  274. #ifdef CONFIG_PM
  275. struct mpic_irq_save *save_data;
  276. #endif
  277. };
  278. /*
  279. * MPIC flags (passed to mpic_alloc)
  280. *
  281. * The top 4 bits contain an MPIC bhw id that is used to index the
  282. * register offsets and some masks when CONFIG_MPIC_WEIRD is set.
  283. * Note setting any ID (leaving those bits to 0) means standard MPIC
  284. */
  285. /* This is the primary controller, only that one has IPIs and
  286. * has afinity control. A non-primary MPIC always uses CPU0
  287. * registers only
  288. */
  289. #define MPIC_PRIMARY 0x00000001
  290. /* Set this for a big-endian MPIC */
  291. #define MPIC_BIG_ENDIAN 0x00000002
  292. /* Broken U3 MPIC */
  293. #define MPIC_U3_HT_IRQS 0x00000004
  294. /* Broken IPI registers (autodetected) */
  295. #define MPIC_BROKEN_IPI 0x00000008
  296. /* MPIC wants a reset */
  297. #define MPIC_WANTS_RESET 0x00000010
  298. /* Spurious vector requires EOI */
  299. #define MPIC_SPV_EOI 0x00000020
  300. /* No passthrough disable */
  301. #define MPIC_NO_PTHROU_DIS 0x00000040
  302. /* DCR based MPIC */
  303. #define MPIC_USES_DCR 0x00000080
  304. /* MPIC has 11-bit vector fields (or larger) */
  305. #define MPIC_LARGE_VECTORS 0x00000100
  306. /* Enable delivery of prio 15 interrupts as MCK instead of EE */
  307. #define MPIC_ENABLE_MCK 0x00000200
  308. /* Disable bias among target selection, spread interrupts evenly */
  309. #define MPIC_NO_BIAS 0x00000400
  310. /* Ignore NIRQS as reported by FRR */
  311. #define MPIC_BROKEN_FRR_NIRQS 0x00000800
  312. /* MPIC HW modification ID */
  313. #define MPIC_REGSET_MASK 0xf0000000
  314. #define MPIC_REGSET(val) (((val) & 0xf ) << 28)
  315. #define MPIC_GET_REGSET(flags) (((flags) >> 28) & 0xf)
  316. #define MPIC_REGSET_STANDARD MPIC_REGSET(0) /* Original MPIC */
  317. #define MPIC_REGSET_TSI108 MPIC_REGSET(1) /* Tsi108/109 PIC */
  318. /* Allocate the controller structure and setup the linux irq descs
  319. * for the range if interrupts passed in. No HW initialization is
  320. * actually performed.
  321. *
  322. * @phys_addr: physial base address of the MPIC
  323. * @flags: flags, see constants above
  324. * @isu_size: number of interrupts in an ISU. Use 0 to use a
  325. * standard ISU-less setup (aka powermac)
  326. * @irq_offset: first irq number to assign to this mpic
  327. * @irq_count: number of irqs to use with this mpic IRQ sources. Pass 0
  328. * to match the number of sources
  329. * @ipi_offset: first irq number to assign to this mpic IPI sources,
  330. * used only on primary mpic
  331. * @senses: array of sense values
  332. * @senses_num: number of entries in the array
  333. *
  334. * Note about the sense array. If none is passed, all interrupts are
  335. * setup to be level negative unless MPIC_U3_HT_IRQS is set in which
  336. * case they are edge positive (and the array is ignored anyway).
  337. * The values in the array start at the first source of the MPIC,
  338. * that is senses[0] correspond to linux irq "irq_offset".
  339. */
  340. extern struct mpic *mpic_alloc(struct device_node *node,
  341. phys_addr_t phys_addr,
  342. unsigned int flags,
  343. unsigned int isu_size,
  344. unsigned int irq_count,
  345. const char *name);
  346. /* Assign ISUs, to call before mpic_init()
  347. *
  348. * @mpic: controller structure as returned by mpic_alloc()
  349. * @isu_num: ISU number
  350. * @phys_addr: physical address of the ISU
  351. */
  352. extern void mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
  353. phys_addr_t phys_addr);
  354. /* Set default sense codes
  355. *
  356. * @mpic: controller
  357. * @senses: array of sense codes
  358. * @count: size of above array
  359. *
  360. * Optionally provide an array (indexed on hardware interrupt numbers
  361. * for this MPIC) of default sense codes for the chip. Those are linux
  362. * sense codes IRQ_TYPE_*
  363. *
  364. * The driver gets ownership of the pointer, don't dispose of it or
  365. * anything like that. __init only.
  366. */
  367. extern void mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count);
  368. /* Initialize the controller. After this has been called, none of the above
  369. * should be called again for this mpic
  370. */
  371. extern void mpic_init(struct mpic *mpic);
  372. /*
  373. * All of the following functions must only be used after the
  374. * ISUs have been assigned and the controller fully initialized
  375. * with mpic_init()
  376. */
  377. /* Change the priority of an interrupt. Default is 8 for irqs and
  378. * 10 for IPIs. You can call this on both IPIs and IRQ numbers, but the
  379. * IPI number is then the offset'ed (linux irq number mapped to the IPI)
  380. */
  381. extern void mpic_irq_set_priority(unsigned int irq, unsigned int pri);
  382. /* Setup a non-boot CPU */
  383. extern void mpic_setup_this_cpu(void);
  384. /* Clean up for kexec (or cpu offline or ...) */
  385. extern void mpic_teardown_this_cpu(int secondary);
  386. /* Get the current cpu priority for this cpu (0..15) */
  387. extern int mpic_cpu_get_priority(void);
  388. /* Set the current cpu priority for this cpu */
  389. extern void mpic_cpu_set_priority(int prio);
  390. /* Request IPIs on primary mpic */
  391. extern void mpic_request_ipis(void);
  392. /* Send an IPI (non offseted number 0..3) */
  393. extern void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask);
  394. /* Send a message (IPI) to a given target (cpu number or MSG_*) */
  395. void smp_mpic_message_pass(int target, int msg);
  396. /* Unmask a specific virq */
  397. extern void mpic_unmask_irq(unsigned int irq);
  398. /* Mask a specific virq */
  399. extern void mpic_mask_irq(unsigned int irq);
  400. /* EOI a specific virq */
  401. extern void mpic_end_irq(unsigned int irq);
  402. /* Fetch interrupt from a given mpic */
  403. extern unsigned int mpic_get_one_irq(struct mpic *mpic);
  404. /* This one gets from the primary mpic */
  405. extern unsigned int mpic_get_irq(void);
  406. /* Fetch Machine Check interrupt from primary mpic */
  407. extern unsigned int mpic_get_mcirq(void);
  408. /* Set the EPIC clock ratio */
  409. void mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio);
  410. /* Enable/Disable EPIC serial interrupt mode */
  411. void mpic_set_serial_int(struct mpic *mpic, int enable);
  412. #endif /* __KERNEL__ */
  413. #endif /* _ASM_POWERPC_MPIC_H */