tqm8555.dts 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. /*
  2. * TQM 8555 Device Tree Source
  3. *
  4. * Copyright 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "tqc,tqm8555";
  14. compatible = "tqc,tqm8555";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. serial0 = &serial0;
  21. serial1 = &serial1;
  22. pci0 = &pci0;
  23. };
  24. cpus {
  25. #address-cells = <1>;
  26. #size-cells = <0>;
  27. PowerPC,8555@0 {
  28. device_type = "cpu";
  29. reg = <0>;
  30. d-cache-line-size = <32>;
  31. i-cache-line-size = <32>;
  32. d-cache-size = <32768>;
  33. i-cache-size = <32768>;
  34. timebase-frequency = <0>;
  35. bus-frequency = <0>;
  36. clock-frequency = <0>;
  37. next-level-cache = <&L2>;
  38. };
  39. };
  40. memory {
  41. device_type = "memory";
  42. reg = <0x00000000 0x10000000>;
  43. };
  44. soc@e0000000 {
  45. #address-cells = <1>;
  46. #size-cells = <1>;
  47. device_type = "soc";
  48. ranges = <0x0 0xe0000000 0x100000>;
  49. reg = <0xe0000000 0x200>;
  50. bus-frequency = <0>;
  51. compatible = "fsl,mpc8555-immr", "simple-bus";
  52. memory-controller@2000 {
  53. compatible = "fsl,8540-memory-controller";
  54. reg = <0x2000 0x1000>;
  55. interrupt-parent = <&mpic>;
  56. interrupts = <18 2>;
  57. };
  58. L2: l2-cache-controller@20000 {
  59. compatible = "fsl,8540-l2-cache-controller";
  60. reg = <0x20000 0x1000>;
  61. cache-line-size = <32>;
  62. cache-size = <0x40000>; // L2, 256K
  63. interrupt-parent = <&mpic>;
  64. interrupts = <16 2>;
  65. };
  66. i2c@3000 {
  67. #address-cells = <1>;
  68. #size-cells = <0>;
  69. cell-index = <0>;
  70. compatible = "fsl-i2c";
  71. reg = <0x3000 0x100>;
  72. interrupts = <43 2>;
  73. interrupt-parent = <&mpic>;
  74. dfsrr;
  75. rtc@68 {
  76. compatible = "dallas,ds1337";
  77. reg = <0x68>;
  78. };
  79. };
  80. dma@21300 {
  81. #address-cells = <1>;
  82. #size-cells = <1>;
  83. compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
  84. reg = <0x21300 0x4>;
  85. ranges = <0x0 0x21100 0x200>;
  86. cell-index = <0>;
  87. dma-channel@0 {
  88. compatible = "fsl,mpc8555-dma-channel",
  89. "fsl,eloplus-dma-channel";
  90. reg = <0x0 0x80>;
  91. cell-index = <0>;
  92. interrupt-parent = <&mpic>;
  93. interrupts = <20 2>;
  94. };
  95. dma-channel@80 {
  96. compatible = "fsl,mpc8555-dma-channel",
  97. "fsl,eloplus-dma-channel";
  98. reg = <0x80 0x80>;
  99. cell-index = <1>;
  100. interrupt-parent = <&mpic>;
  101. interrupts = <21 2>;
  102. };
  103. dma-channel@100 {
  104. compatible = "fsl,mpc8555-dma-channel",
  105. "fsl,eloplus-dma-channel";
  106. reg = <0x100 0x80>;
  107. cell-index = <2>;
  108. interrupt-parent = <&mpic>;
  109. interrupts = <22 2>;
  110. };
  111. dma-channel@180 {
  112. compatible = "fsl,mpc8555-dma-channel",
  113. "fsl,eloplus-dma-channel";
  114. reg = <0x180 0x80>;
  115. cell-index = <3>;
  116. interrupt-parent = <&mpic>;
  117. interrupts = <23 2>;
  118. };
  119. };
  120. mdio@24520 {
  121. #address-cells = <1>;
  122. #size-cells = <0>;
  123. compatible = "fsl,gianfar-mdio";
  124. reg = <0x24520 0x20>;
  125. phy1: ethernet-phy@1 {
  126. interrupt-parent = <&mpic>;
  127. interrupts = <8 1>;
  128. reg = <1>;
  129. device_type = "ethernet-phy";
  130. };
  131. phy2: ethernet-phy@2 {
  132. interrupt-parent = <&mpic>;
  133. interrupts = <8 1>;
  134. reg = <2>;
  135. device_type = "ethernet-phy";
  136. };
  137. phy3: ethernet-phy@3 {
  138. interrupt-parent = <&mpic>;
  139. interrupts = <8 1>;
  140. reg = <3>;
  141. device_type = "ethernet-phy";
  142. };
  143. };
  144. enet0: ethernet@24000 {
  145. cell-index = <0>;
  146. device_type = "network";
  147. model = "TSEC";
  148. compatible = "gianfar";
  149. reg = <0x24000 0x1000>;
  150. local-mac-address = [ 00 00 00 00 00 00 ];
  151. interrupts = <29 2 30 2 34 2>;
  152. interrupt-parent = <&mpic>;
  153. phy-handle = <&phy2>;
  154. };
  155. enet1: ethernet@25000 {
  156. cell-index = <1>;
  157. device_type = "network";
  158. model = "TSEC";
  159. compatible = "gianfar";
  160. reg = <0x25000 0x1000>;
  161. local-mac-address = [ 00 00 00 00 00 00 ];
  162. interrupts = <35 2 36 2 40 2>;
  163. interrupt-parent = <&mpic>;
  164. phy-handle = <&phy1>;
  165. };
  166. serial0: serial@4500 {
  167. cell-index = <0>;
  168. device_type = "serial";
  169. compatible = "ns16550";
  170. reg = <0x4500 0x100>; // reg base, size
  171. clock-frequency = <0>; // should we fill in in uboot?
  172. interrupts = <42 2>;
  173. interrupt-parent = <&mpic>;
  174. };
  175. serial1: serial@4600 {
  176. cell-index = <1>;
  177. device_type = "serial";
  178. compatible = "ns16550";
  179. reg = <0x4600 0x100>; // reg base, size
  180. clock-frequency = <0>; // should we fill in in uboot?
  181. interrupts = <42 2>;
  182. interrupt-parent = <&mpic>;
  183. };
  184. crypto@30000 {
  185. compatible = "fsl,sec2.0";
  186. reg = <0x30000 0x10000>;
  187. interrupts = <45 2>;
  188. interrupt-parent = <&mpic>;
  189. fsl,num-channels = <4>;
  190. fsl,channel-fifo-len = <24>;
  191. fsl,exec-units-mask = <0x7e>;
  192. fsl,descriptor-types-mask = <0x01010ebf>;
  193. };
  194. mpic: pic@40000 {
  195. interrupt-controller;
  196. #address-cells = <0>;
  197. #interrupt-cells = <2>;
  198. reg = <0x40000 0x40000>;
  199. device_type = "open-pic";
  200. compatible = "chrp,open-pic";
  201. };
  202. cpm@919c0 {
  203. #address-cells = <1>;
  204. #size-cells = <1>;
  205. compatible = "fsl,mpc8555-cpm", "fsl,cpm2", "simple-bus";
  206. reg = <0x919c0 0x30>;
  207. ranges;
  208. muram@80000 {
  209. #address-cells = <1>;
  210. #size-cells = <1>;
  211. ranges = <0 0x80000 0x10000>;
  212. data@0 {
  213. compatible = "fsl,cpm-muram-data";
  214. reg = <0 0x2000 0x9000 0x1000>;
  215. };
  216. };
  217. brg@919f0 {
  218. compatible = "fsl,mpc8555-brg",
  219. "fsl,cpm2-brg",
  220. "fsl,cpm-brg";
  221. reg = <0x919f0 0x10 0x915f0 0x10>;
  222. clock-frequency = <0>;
  223. };
  224. cpmpic: pic@90c00 {
  225. interrupt-controller;
  226. #address-cells = <0>;
  227. #interrupt-cells = <2>;
  228. interrupts = <46 2>;
  229. interrupt-parent = <&mpic>;
  230. reg = <0x90c00 0x80>;
  231. compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
  232. };
  233. };
  234. };
  235. pci0: pci@e0008000 {
  236. cell-index = <0>;
  237. #interrupt-cells = <1>;
  238. #size-cells = <2>;
  239. #address-cells = <3>;
  240. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  241. device_type = "pci";
  242. reg = <0xe0008000 0x1000>;
  243. clock-frequency = <66666666>;
  244. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  245. interrupt-map = <
  246. /* IDSEL 28 */
  247. 0xe000 0 0 1 &mpic 2 1
  248. 0xe000 0 0 2 &mpic 3 1>;
  249. interrupt-parent = <&mpic>;
  250. interrupts = <24 2>;
  251. bus-range = <0 0>;
  252. ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
  253. 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;
  254. };
  255. };