mpc8641_hpcn.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554
  1. /*
  2. * MPC8641 HPCN Device Tree Source
  3. *
  4. * Copyright 2006 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8641HPCN";
  14. compatible = "fsl,mpc8641hpcn";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. ethernet3 = &enet3;
  22. serial0 = &serial0;
  23. serial1 = &serial1;
  24. pci0 = &pci0;
  25. pci1 = &pci1;
  26. rapidio0 = &rapidio0;
  27. };
  28. cpus {
  29. #address-cells = <1>;
  30. #size-cells = <0>;
  31. PowerPC,8641@0 {
  32. device_type = "cpu";
  33. reg = <0>;
  34. d-cache-line-size = <32>;
  35. i-cache-line-size = <32>;
  36. d-cache-size = <32768>; // L1
  37. i-cache-size = <32768>; // L1
  38. timebase-frequency = <0>; // From uboot
  39. bus-frequency = <0>; // From uboot
  40. clock-frequency = <0>; // From uboot
  41. };
  42. PowerPC,8641@1 {
  43. device_type = "cpu";
  44. reg = <1>;
  45. d-cache-line-size = <32>;
  46. i-cache-line-size = <32>;
  47. d-cache-size = <32768>;
  48. i-cache-size = <32768>;
  49. timebase-frequency = <0>; // From uboot
  50. bus-frequency = <0>; // From uboot
  51. clock-frequency = <0>; // From uboot
  52. };
  53. };
  54. memory {
  55. device_type = "memory";
  56. reg = <0x00000000 0x40000000>; // 1G at 0x0
  57. };
  58. localbus@f8005000 {
  59. #address-cells = <2>;
  60. #size-cells = <1>;
  61. compatible = "fsl,mpc8641-localbus", "simple-bus";
  62. reg = <0xf8005000 0x1000>;
  63. interrupts = <19 2>;
  64. interrupt-parent = <&mpic>;
  65. ranges = <0 0 0xff800000 0x00800000
  66. 1 0 0xfe000000 0x01000000
  67. 2 0 0xf8200000 0x00100000
  68. 3 0 0xf8100000 0x00100000>;
  69. flash@0,0 {
  70. compatible = "cfi-flash";
  71. reg = <0 0 0x00800000>;
  72. bank-width = <2>;
  73. device-width = <2>;
  74. #address-cells = <1>;
  75. #size-cells = <1>;
  76. partition@0 {
  77. label = "kernel";
  78. reg = <0x00000000 0x00300000>;
  79. };
  80. partition@300000 {
  81. label = "firmware b";
  82. reg = <0x00300000 0x00100000>;
  83. read-only;
  84. };
  85. partition@400000 {
  86. label = "fs";
  87. reg = <0x00400000 0x00300000>;
  88. };
  89. partition@700000 {
  90. label = "firmware a";
  91. reg = <0x00700000 0x00100000>;
  92. read-only;
  93. };
  94. };
  95. };
  96. soc8641@f8000000 {
  97. #address-cells = <1>;
  98. #size-cells = <1>;
  99. device_type = "soc";
  100. compatible = "simple-bus";
  101. ranges = <0x00000000 0xf8000000 0x00100000>;
  102. reg = <0xf8000000 0x00001000>; // CCSRBAR
  103. bus-frequency = <0>;
  104. i2c@3000 {
  105. #address-cells = <1>;
  106. #size-cells = <0>;
  107. cell-index = <0>;
  108. compatible = "fsl-i2c";
  109. reg = <0x3000 0x100>;
  110. interrupts = <43 2>;
  111. interrupt-parent = <&mpic>;
  112. dfsrr;
  113. };
  114. i2c@3100 {
  115. #address-cells = <1>;
  116. #size-cells = <0>;
  117. cell-index = <1>;
  118. compatible = "fsl-i2c";
  119. reg = <0x3100 0x100>;
  120. interrupts = <43 2>;
  121. interrupt-parent = <&mpic>;
  122. dfsrr;
  123. };
  124. dma@21300 {
  125. #address-cells = <1>;
  126. #size-cells = <1>;
  127. compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
  128. reg = <0x21300 0x4>;
  129. ranges = <0x0 0x21100 0x200>;
  130. cell-index = <0>;
  131. dma-channel@0 {
  132. compatible = "fsl,mpc8641-dma-channel",
  133. "fsl,eloplus-dma-channel";
  134. reg = <0x0 0x80>;
  135. cell-index = <0>;
  136. interrupt-parent = <&mpic>;
  137. interrupts = <20 2>;
  138. };
  139. dma-channel@80 {
  140. compatible = "fsl,mpc8641-dma-channel",
  141. "fsl,eloplus-dma-channel";
  142. reg = <0x80 0x80>;
  143. cell-index = <1>;
  144. interrupt-parent = <&mpic>;
  145. interrupts = <21 2>;
  146. };
  147. dma-channel@100 {
  148. compatible = "fsl,mpc8641-dma-channel",
  149. "fsl,eloplus-dma-channel";
  150. reg = <0x100 0x80>;
  151. cell-index = <2>;
  152. interrupt-parent = <&mpic>;
  153. interrupts = <22 2>;
  154. };
  155. dma-channel@180 {
  156. compatible = "fsl,mpc8641-dma-channel",
  157. "fsl,eloplus-dma-channel";
  158. reg = <0x180 0x80>;
  159. cell-index = <3>;
  160. interrupt-parent = <&mpic>;
  161. interrupts = <23 2>;
  162. };
  163. };
  164. mdio@24520 {
  165. #address-cells = <1>;
  166. #size-cells = <0>;
  167. compatible = "fsl,gianfar-mdio";
  168. reg = <0x24520 0x20>;
  169. phy0: ethernet-phy@0 {
  170. interrupt-parent = <&mpic>;
  171. interrupts = <10 1>;
  172. reg = <0>;
  173. device_type = "ethernet-phy";
  174. };
  175. phy1: ethernet-phy@1 {
  176. interrupt-parent = <&mpic>;
  177. interrupts = <10 1>;
  178. reg = <1>;
  179. device_type = "ethernet-phy";
  180. };
  181. phy2: ethernet-phy@2 {
  182. interrupt-parent = <&mpic>;
  183. interrupts = <10 1>;
  184. reg = <2>;
  185. device_type = "ethernet-phy";
  186. };
  187. phy3: ethernet-phy@3 {
  188. interrupt-parent = <&mpic>;
  189. interrupts = <10 1>;
  190. reg = <3>;
  191. device_type = "ethernet-phy";
  192. };
  193. };
  194. enet0: ethernet@24000 {
  195. cell-index = <0>;
  196. device_type = "network";
  197. model = "TSEC";
  198. compatible = "gianfar";
  199. reg = <0x24000 0x1000>;
  200. local-mac-address = [ 00 00 00 00 00 00 ];
  201. interrupts = <29 2 30 2 34 2>;
  202. interrupt-parent = <&mpic>;
  203. phy-handle = <&phy0>;
  204. phy-connection-type = "rgmii-id";
  205. };
  206. enet1: ethernet@25000 {
  207. cell-index = <1>;
  208. device_type = "network";
  209. model = "TSEC";
  210. compatible = "gianfar";
  211. reg = <0x25000 0x1000>;
  212. local-mac-address = [ 00 00 00 00 00 00 ];
  213. interrupts = <35 2 36 2 40 2>;
  214. interrupt-parent = <&mpic>;
  215. phy-handle = <&phy1>;
  216. phy-connection-type = "rgmii-id";
  217. };
  218. enet2: ethernet@26000 {
  219. cell-index = <2>;
  220. device_type = "network";
  221. model = "TSEC";
  222. compatible = "gianfar";
  223. reg = <0x26000 0x1000>;
  224. local-mac-address = [ 00 00 00 00 00 00 ];
  225. interrupts = <31 2 32 2 33 2>;
  226. interrupt-parent = <&mpic>;
  227. phy-handle = <&phy2>;
  228. phy-connection-type = "rgmii-id";
  229. };
  230. enet3: ethernet@27000 {
  231. cell-index = <3>;
  232. device_type = "network";
  233. model = "TSEC";
  234. compatible = "gianfar";
  235. reg = <0x27000 0x1000>;
  236. local-mac-address = [ 00 00 00 00 00 00 ];
  237. interrupts = <37 2 38 2 39 2>;
  238. interrupt-parent = <&mpic>;
  239. phy-handle = <&phy3>;
  240. phy-connection-type = "rgmii-id";
  241. };
  242. serial0: serial@4500 {
  243. cell-index = <0>;
  244. device_type = "serial";
  245. compatible = "ns16550";
  246. reg = <0x4500 0x100>;
  247. clock-frequency = <0>;
  248. interrupts = <42 2>;
  249. interrupt-parent = <&mpic>;
  250. };
  251. serial1: serial@4600 {
  252. cell-index = <1>;
  253. device_type = "serial";
  254. compatible = "ns16550";
  255. reg = <0x4600 0x100>;
  256. clock-frequency = <0>;
  257. interrupts = <28 2>;
  258. interrupt-parent = <&mpic>;
  259. };
  260. mpic: pic@40000 {
  261. interrupt-controller;
  262. #address-cells = <0>;
  263. #interrupt-cells = <2>;
  264. reg = <0x40000 0x40000>;
  265. compatible = "chrp,open-pic";
  266. device_type = "open-pic";
  267. };
  268. global-utilities@e0000 {
  269. compatible = "fsl,mpc8641-guts";
  270. reg = <0xe0000 0x1000>;
  271. fsl,has-rstcr;
  272. };
  273. };
  274. pci0: pcie@f8008000 {
  275. cell-index = <0>;
  276. compatible = "fsl,mpc8641-pcie";
  277. device_type = "pci";
  278. #interrupt-cells = <1>;
  279. #size-cells = <2>;
  280. #address-cells = <3>;
  281. reg = <0xf8008000 0x1000>;
  282. bus-range = <0x0 0xff>;
  283. ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  284. 0x01000000 0x0 0x00000000 0xe2000000 0x0 0x00100000>;
  285. clock-frequency = <33333333>;
  286. interrupt-parent = <&mpic>;
  287. interrupts = <24 2>;
  288. interrupt-map-mask = <0xff00 0 0 7>;
  289. interrupt-map = <
  290. /* IDSEL 0x11 func 0 - PCI slot 1 */
  291. 0x8800 0 0 1 &mpic 2 1
  292. 0x8800 0 0 2 &mpic 3 1
  293. 0x8800 0 0 3 &mpic 4 1
  294. 0x8800 0 0 4 &mpic 1 1
  295. /* IDSEL 0x11 func 1 - PCI slot 1 */
  296. 0x8900 0 0 1 &mpic 2 1
  297. 0x8900 0 0 2 &mpic 3 1
  298. 0x8900 0 0 3 &mpic 4 1
  299. 0x8900 0 0 4 &mpic 1 1
  300. /* IDSEL 0x11 func 2 - PCI slot 1 */
  301. 0x8a00 0 0 1 &mpic 2 1
  302. 0x8a00 0 0 2 &mpic 3 1
  303. 0x8a00 0 0 3 &mpic 4 1
  304. 0x8a00 0 0 4 &mpic 1 1
  305. /* IDSEL 0x11 func 3 - PCI slot 1 */
  306. 0x8b00 0 0 1 &mpic 2 1
  307. 0x8b00 0 0 2 &mpic 3 1
  308. 0x8b00 0 0 3 &mpic 4 1
  309. 0x8b00 0 0 4 &mpic 1 1
  310. /* IDSEL 0x11 func 4 - PCI slot 1 */
  311. 0x8c00 0 0 1 &mpic 2 1
  312. 0x8c00 0 0 2 &mpic 3 1
  313. 0x8c00 0 0 3 &mpic 4 1
  314. 0x8c00 0 0 4 &mpic 1 1
  315. /* IDSEL 0x11 func 5 - PCI slot 1 */
  316. 0x8d00 0 0 1 &mpic 2 1
  317. 0x8d00 0 0 2 &mpic 3 1
  318. 0x8d00 0 0 3 &mpic 4 1
  319. 0x8d00 0 0 4 &mpic 1 1
  320. /* IDSEL 0x11 func 6 - PCI slot 1 */
  321. 0x8e00 0 0 1 &mpic 2 1
  322. 0x8e00 0 0 2 &mpic 3 1
  323. 0x8e00 0 0 3 &mpic 4 1
  324. 0x8e00 0 0 4 &mpic 1 1
  325. /* IDSEL 0x11 func 7 - PCI slot 1 */
  326. 0x8f00 0 0 1 &mpic 2 1
  327. 0x8f00 0 0 2 &mpic 3 1
  328. 0x8f00 0 0 3 &mpic 4 1
  329. 0x8f00 0 0 4 &mpic 1 1
  330. /* IDSEL 0x12 func 0 - PCI slot 2 */
  331. 0x9000 0 0 1 &mpic 3 1
  332. 0x9000 0 0 2 &mpic 4 1
  333. 0x9000 0 0 3 &mpic 1 1
  334. 0x9000 0 0 4 &mpic 2 1
  335. /* IDSEL 0x12 func 1 - PCI slot 2 */
  336. 0x9100 0 0 1 &mpic 3 1
  337. 0x9100 0 0 2 &mpic 4 1
  338. 0x9100 0 0 3 &mpic 1 1
  339. 0x9100 0 0 4 &mpic 2 1
  340. /* IDSEL 0x12 func 2 - PCI slot 2 */
  341. 0x9200 0 0 1 &mpic 3 1
  342. 0x9200 0 0 2 &mpic 4 1
  343. 0x9200 0 0 3 &mpic 1 1
  344. 0x9200 0 0 4 &mpic 2 1
  345. /* IDSEL 0x12 func 3 - PCI slot 2 */
  346. 0x9300 0 0 1 &mpic 3 1
  347. 0x9300 0 0 2 &mpic 4 1
  348. 0x9300 0 0 3 &mpic 1 1
  349. 0x9300 0 0 4 &mpic 2 1
  350. /* IDSEL 0x12 func 4 - PCI slot 2 */
  351. 0x9400 0 0 1 &mpic 3 1
  352. 0x9400 0 0 2 &mpic 4 1
  353. 0x9400 0 0 3 &mpic 1 1
  354. 0x9400 0 0 4 &mpic 2 1
  355. /* IDSEL 0x12 func 5 - PCI slot 2 */
  356. 0x9500 0 0 1 &mpic 3 1
  357. 0x9500 0 0 2 &mpic 4 1
  358. 0x9500 0 0 3 &mpic 1 1
  359. 0x9500 0 0 4 &mpic 2 1
  360. /* IDSEL 0x12 func 6 - PCI slot 2 */
  361. 0x9600 0 0 1 &mpic 3 1
  362. 0x9600 0 0 2 &mpic 4 1
  363. 0x9600 0 0 3 &mpic 1 1
  364. 0x9600 0 0 4 &mpic 2 1
  365. /* IDSEL 0x12 func 7 - PCI slot 2 */
  366. 0x9700 0 0 1 &mpic 3 1
  367. 0x9700 0 0 2 &mpic 4 1
  368. 0x9700 0 0 3 &mpic 1 1
  369. 0x9700 0 0 4 &mpic 2 1
  370. // IDSEL 0x1c USB
  371. 0xe000 0 0 1 &i8259 12 2
  372. 0xe100 0 0 2 &i8259 9 2
  373. 0xe200 0 0 3 &i8259 10 2
  374. 0xe300 0 0 4 &i8259 11 2
  375. // IDSEL 0x1d Audio
  376. 0xe800 0 0 1 &i8259 6 2
  377. // IDSEL 0x1e Legacy
  378. 0xf000 0 0 1 &i8259 7 2
  379. 0xf100 0 0 1 &i8259 7 2
  380. // IDSEL 0x1f IDE/SATA
  381. 0xf800 0 0 1 &i8259 14 2
  382. 0xf900 0 0 1 &i8259 5 2
  383. >;
  384. pcie@0 {
  385. reg = <0 0 0 0 0>;
  386. #size-cells = <2>;
  387. #address-cells = <3>;
  388. device_type = "pci";
  389. ranges = <0x02000000 0x0 0x80000000
  390. 0x02000000 0x0 0x80000000
  391. 0x0 0x20000000
  392. 0x01000000 0x0 0x00000000
  393. 0x01000000 0x0 0x00000000
  394. 0x0 0x00100000>;
  395. uli1575@0 {
  396. reg = <0 0 0 0 0>;
  397. #size-cells = <2>;
  398. #address-cells = <3>;
  399. ranges = <0x02000000 0x0 0x80000000
  400. 0x02000000 0x0 0x80000000
  401. 0x0 0x20000000
  402. 0x01000000 0x0 0x00000000
  403. 0x01000000 0x0 0x00000000
  404. 0x0 0x00100000>;
  405. isa@1e {
  406. device_type = "isa";
  407. #interrupt-cells = <2>;
  408. #size-cells = <1>;
  409. #address-cells = <2>;
  410. reg = <0xf000 0 0 0 0>;
  411. ranges = <1 0 0x01000000 0 0
  412. 0x00001000>;
  413. interrupt-parent = <&i8259>;
  414. i8259: interrupt-controller@20 {
  415. reg = <1 0x20 2
  416. 1 0xa0 2
  417. 1 0x4d0 2>;
  418. interrupt-controller;
  419. device_type = "interrupt-controller";
  420. #address-cells = <0>;
  421. #interrupt-cells = <2>;
  422. compatible = "chrp,iic";
  423. interrupts = <9 2>;
  424. interrupt-parent = <&mpic>;
  425. };
  426. i8042@60 {
  427. #size-cells = <0>;
  428. #address-cells = <1>;
  429. reg = <1 0x60 1 1 0x64 1>;
  430. interrupts = <1 3 12 3>;
  431. interrupt-parent =
  432. <&i8259>;
  433. keyboard@0 {
  434. reg = <0>;
  435. compatible = "pnpPNP,303";
  436. };
  437. mouse@1 {
  438. reg = <1>;
  439. compatible = "pnpPNP,f03";
  440. };
  441. };
  442. rtc@70 {
  443. compatible =
  444. "pnpPNP,b00";
  445. reg = <1 0x70 2>;
  446. };
  447. gpio@400 {
  448. reg = <1 0x400 0x80>;
  449. };
  450. };
  451. };
  452. };
  453. };
  454. pci1: pcie@f8009000 {
  455. cell-index = <1>;
  456. compatible = "fsl,mpc8641-pcie";
  457. device_type = "pci";
  458. #interrupt-cells = <1>;
  459. #size-cells = <2>;
  460. #address-cells = <3>;
  461. reg = <0xf8009000 0x1000>;
  462. bus-range = <0 0xff>;
  463. ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
  464. 0x01000000 0x0 0x00000000 0xe3000000 0x0 0x00100000>;
  465. clock-frequency = <33333333>;
  466. interrupt-parent = <&mpic>;
  467. interrupts = <25 2>;
  468. interrupt-map-mask = <0xf800 0 0 7>;
  469. interrupt-map = <
  470. /* IDSEL 0x0 */
  471. 0x0000 0 0 1 &mpic 4 1
  472. 0x0000 0 0 2 &mpic 5 1
  473. 0x0000 0 0 3 &mpic 6 1
  474. 0x0000 0 0 4 &mpic 7 1
  475. >;
  476. pcie@0 {
  477. reg = <0 0 0 0 0>;
  478. #size-cells = <2>;
  479. #address-cells = <3>;
  480. device_type = "pci";
  481. ranges = <0x02000000 0x0 0xa0000000
  482. 0x02000000 0x0 0xa0000000
  483. 0x0 0x20000000
  484. 0x01000000 0x0 0x00000000
  485. 0x01000000 0x0 0x00000000
  486. 0x0 0x00100000>;
  487. };
  488. };
  489. rapidio0: rapidio@f80c0000 {
  490. #address-cells = <2>;
  491. #size-cells = <2>;
  492. compatible = "fsl,rapidio-delta";
  493. reg = <0xf80c0000 0x20000>;
  494. ranges = <0 0 0xc0000000 0 0x20000000>;
  495. interrupt-parent = <&mpic>;
  496. /* err_irq bell_outb_irq bell_inb_irq
  497. msg1_tx_irq msg1_rx_irq msg2_tx_irq msg2_rx_irq */
  498. interrupts = <48 2 49 2 50 2 53 2 54 2 55 2 56 2>;
  499. };
  500. };