mpc8568mds.dts 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * MPC8568E MDS Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8568EMDS";
  14. compatible = "MPC8568EMDS", "MPC85xxMDS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. ethernet3 = &enet3;
  22. serial0 = &serial0;
  23. serial1 = &serial1;
  24. pci0 = &pci0;
  25. pci1 = &pci1;
  26. };
  27. cpus {
  28. #address-cells = <1>;
  29. #size-cells = <0>;
  30. PowerPC,8568@0 {
  31. device_type = "cpu";
  32. reg = <0x0>;
  33. d-cache-line-size = <32>; // 32 bytes
  34. i-cache-line-size = <32>; // 32 bytes
  35. d-cache-size = <0x8000>; // L1, 32K
  36. i-cache-size = <0x8000>; // L1, 32K
  37. timebase-frequency = <0>;
  38. bus-frequency = <0>;
  39. clock-frequency = <0>;
  40. next-level-cache = <&L2>;
  41. };
  42. };
  43. memory {
  44. device_type = "memory";
  45. reg = <0x0 0x10000000>;
  46. };
  47. bcsr@f8000000 {
  48. device_type = "board-control";
  49. reg = <0xf8000000 0x8000>;
  50. };
  51. soc8568@e0000000 {
  52. #address-cells = <1>;
  53. #size-cells = <1>;
  54. device_type = "soc";
  55. compatible = "simple-bus";
  56. ranges = <0x0 0xe0000000 0x100000>;
  57. reg = <0xe0000000 0x1000>;
  58. bus-frequency = <0>;
  59. memory-controller@2000 {
  60. compatible = "fsl,8568-memory-controller";
  61. reg = <0x2000 0x1000>;
  62. interrupt-parent = <&mpic>;
  63. interrupts = <18 2>;
  64. };
  65. L2: l2-cache-controller@20000 {
  66. compatible = "fsl,8568-l2-cache-controller";
  67. reg = <0x20000 0x1000>;
  68. cache-line-size = <32>; // 32 bytes
  69. cache-size = <0x80000>; // L2, 512K
  70. interrupt-parent = <&mpic>;
  71. interrupts = <16 2>;
  72. };
  73. i2c@3000 {
  74. #address-cells = <1>;
  75. #size-cells = <0>;
  76. cell-index = <0>;
  77. compatible = "fsl-i2c";
  78. reg = <0x3000 0x100>;
  79. interrupts = <43 2>;
  80. interrupt-parent = <&mpic>;
  81. dfsrr;
  82. rtc@68 {
  83. compatible = "dallas,ds1374";
  84. reg = <0x68>;
  85. };
  86. };
  87. i2c@3100 {
  88. #address-cells = <1>;
  89. #size-cells = <0>;
  90. cell-index = <1>;
  91. compatible = "fsl-i2c";
  92. reg = <0x3100 0x100>;
  93. interrupts = <43 2>;
  94. interrupt-parent = <&mpic>;
  95. dfsrr;
  96. };
  97. dma@21300 {
  98. #address-cells = <1>;
  99. #size-cells = <1>;
  100. compatible = "fsl,mpc8568-dma", "fsl,eloplus-dma";
  101. reg = <0x21300 0x4>;
  102. ranges = <0x0 0x21100 0x200>;
  103. cell-index = <0>;
  104. dma-channel@0 {
  105. compatible = "fsl,mpc8568-dma-channel",
  106. "fsl,eloplus-dma-channel";
  107. reg = <0x0 0x80>;
  108. cell-index = <0>;
  109. interrupt-parent = <&mpic>;
  110. interrupts = <20 2>;
  111. };
  112. dma-channel@80 {
  113. compatible = "fsl,mpc8568-dma-channel",
  114. "fsl,eloplus-dma-channel";
  115. reg = <0x80 0x80>;
  116. cell-index = <1>;
  117. interrupt-parent = <&mpic>;
  118. interrupts = <21 2>;
  119. };
  120. dma-channel@100 {
  121. compatible = "fsl,mpc8568-dma-channel",
  122. "fsl,eloplus-dma-channel";
  123. reg = <0x100 0x80>;
  124. cell-index = <2>;
  125. interrupt-parent = <&mpic>;
  126. interrupts = <22 2>;
  127. };
  128. dma-channel@180 {
  129. compatible = "fsl,mpc8568-dma-channel",
  130. "fsl,eloplus-dma-channel";
  131. reg = <0x180 0x80>;
  132. cell-index = <3>;
  133. interrupt-parent = <&mpic>;
  134. interrupts = <23 2>;
  135. };
  136. };
  137. mdio@24520 {
  138. #address-cells = <1>;
  139. #size-cells = <0>;
  140. compatible = "fsl,gianfar-mdio";
  141. reg = <0x24520 0x20>;
  142. phy0: ethernet-phy@7 {
  143. interrupt-parent = <&mpic>;
  144. interrupts = <1 1>;
  145. reg = <0x7>;
  146. device_type = "ethernet-phy";
  147. };
  148. phy1: ethernet-phy@1 {
  149. interrupt-parent = <&mpic>;
  150. interrupts = <2 1>;
  151. reg = <0x1>;
  152. device_type = "ethernet-phy";
  153. };
  154. phy2: ethernet-phy@2 {
  155. interrupt-parent = <&mpic>;
  156. interrupts = <1 1>;
  157. reg = <0x2>;
  158. device_type = "ethernet-phy";
  159. };
  160. phy3: ethernet-phy@3 {
  161. interrupt-parent = <&mpic>;
  162. interrupts = <2 1>;
  163. reg = <0x3>;
  164. device_type = "ethernet-phy";
  165. };
  166. };
  167. enet0: ethernet@24000 {
  168. cell-index = <0>;
  169. device_type = "network";
  170. model = "eTSEC";
  171. compatible = "gianfar";
  172. reg = <0x24000 0x1000>;
  173. local-mac-address = [ 00 00 00 00 00 00 ];
  174. interrupts = <29 2 30 2 34 2>;
  175. interrupt-parent = <&mpic>;
  176. phy-handle = <&phy2>;
  177. };
  178. enet1: ethernet@25000 {
  179. cell-index = <1>;
  180. device_type = "network";
  181. model = "eTSEC";
  182. compatible = "gianfar";
  183. reg = <0x25000 0x1000>;
  184. local-mac-address = [ 00 00 00 00 00 00 ];
  185. interrupts = <35 2 36 2 40 2>;
  186. interrupt-parent = <&mpic>;
  187. phy-handle = <&phy3>;
  188. };
  189. serial0: serial@4500 {
  190. cell-index = <0>;
  191. device_type = "serial";
  192. compatible = "ns16550";
  193. reg = <0x4500 0x100>;
  194. clock-frequency = <0>;
  195. interrupts = <42 2>;
  196. interrupt-parent = <&mpic>;
  197. };
  198. global-utilities@e0000 { //global utilities block
  199. compatible = "fsl,mpc8548-guts";
  200. reg = <0xe0000 0x1000>;
  201. fsl,has-rstcr;
  202. };
  203. serial1: serial@4600 {
  204. cell-index = <1>;
  205. device_type = "serial";
  206. compatible = "ns16550";
  207. reg = <0x4600 0x100>;
  208. clock-frequency = <0>;
  209. interrupts = <42 2>;
  210. interrupt-parent = <&mpic>;
  211. };
  212. crypto@30000 {
  213. compatible = "fsl,sec2.1", "fsl,sec2.0";
  214. reg = <0x30000 0x10000>;
  215. interrupts = <45 2>;
  216. interrupt-parent = <&mpic>;
  217. fsl,num-channels = <4>;
  218. fsl,channel-fifo-len = <24>;
  219. fsl,exec-units-mask = <0xfe>;
  220. fsl,descriptor-types-mask = <0x12b0ebf>;
  221. };
  222. mpic: pic@40000 {
  223. interrupt-controller;
  224. #address-cells = <0>;
  225. #interrupt-cells = <2>;
  226. reg = <0x40000 0x40000>;
  227. compatible = "chrp,open-pic";
  228. device_type = "open-pic";
  229. };
  230. par_io@e0100 {
  231. reg = <0xe0100 0x100>;
  232. device_type = "par_io";
  233. num-ports = <7>;
  234. pio1: ucc_pin@01 {
  235. pio-map = <
  236. /* port pin dir open_drain assignment has_irq */
  237. 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
  238. 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
  239. 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
  240. 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
  241. 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
  242. 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
  243. 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
  244. 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
  245. 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
  246. 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
  247. 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
  248. 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
  249. 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
  250. 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
  251. 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
  252. 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
  253. 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
  254. 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
  255. 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
  256. 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
  257. 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
  258. 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
  259. 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
  260. };
  261. pio2: ucc_pin@02 {
  262. pio-map = <
  263. /* port pin dir open_drain assignment has_irq */
  264. 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
  265. 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
  266. 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
  267. 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
  268. 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
  269. 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
  270. 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
  271. 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
  272. 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
  273. 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
  274. 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
  275. 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
  276. 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
  277. 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
  278. 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
  279. 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
  280. 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
  281. 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
  282. 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
  283. 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
  284. 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
  285. 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
  286. 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
  287. 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
  288. 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
  289. };
  290. };
  291. };
  292. qe@e0080000 {
  293. #address-cells = <1>;
  294. #size-cells = <1>;
  295. device_type = "qe";
  296. compatible = "fsl,qe";
  297. ranges = <0x0 0xe0080000 0x40000>;
  298. reg = <0xe0080000 0x480>;
  299. brg-frequency = <0>;
  300. bus-frequency = <396000000>;
  301. muram@10000 {
  302. #address-cells = <1>;
  303. #size-cells = <1>;
  304. compatible = "fsl,qe-muram", "fsl,cpm-muram";
  305. ranges = <0x0 0x10000 0x10000>;
  306. data-only@0 {
  307. compatible = "fsl,qe-muram-data",
  308. "fsl,cpm-muram-data";
  309. reg = <0x0 0x10000>;
  310. };
  311. };
  312. spi@4c0 {
  313. cell-index = <0>;
  314. compatible = "fsl,spi";
  315. reg = <0x4c0 0x40>;
  316. interrupts = <2>;
  317. interrupt-parent = <&qeic>;
  318. mode = "cpu";
  319. };
  320. spi@500 {
  321. cell-index = <1>;
  322. compatible = "fsl,spi";
  323. reg = <0x500 0x40>;
  324. interrupts = <1>;
  325. interrupt-parent = <&qeic>;
  326. mode = "cpu";
  327. };
  328. enet2: ucc@2000 {
  329. device_type = "network";
  330. compatible = "ucc_geth";
  331. cell-index = <1>;
  332. reg = <0x2000 0x200>;
  333. interrupts = <32>;
  334. interrupt-parent = <&qeic>;
  335. local-mac-address = [ 00 00 00 00 00 00 ];
  336. rx-clock-name = "none";
  337. tx-clock-name = "clk16";
  338. pio-handle = <&pio1>;
  339. phy-handle = <&phy0>;
  340. phy-connection-type = "rgmii-id";
  341. };
  342. enet3: ucc@3000 {
  343. device_type = "network";
  344. compatible = "ucc_geth";
  345. cell-index = <2>;
  346. reg = <0x3000 0x200>;
  347. interrupts = <33>;
  348. interrupt-parent = <&qeic>;
  349. local-mac-address = [ 00 00 00 00 00 00 ];
  350. rx-clock-name = "none";
  351. tx-clock-name = "clk16";
  352. pio-handle = <&pio2>;
  353. phy-handle = <&phy1>;
  354. phy-connection-type = "rgmii-id";
  355. };
  356. mdio@2120 {
  357. #address-cells = <1>;
  358. #size-cells = <0>;
  359. reg = <0x2120 0x18>;
  360. compatible = "fsl,ucc-mdio";
  361. /* These are the same PHYs as on
  362. * gianfar's MDIO bus */
  363. qe_phy0: ethernet-phy@07 {
  364. interrupt-parent = <&mpic>;
  365. interrupts = <1 1>;
  366. reg = <0x7>;
  367. device_type = "ethernet-phy";
  368. };
  369. qe_phy1: ethernet-phy@01 {
  370. interrupt-parent = <&mpic>;
  371. interrupts = <2 1>;
  372. reg = <0x1>;
  373. device_type = "ethernet-phy";
  374. };
  375. qe_phy2: ethernet-phy@02 {
  376. interrupt-parent = <&mpic>;
  377. interrupts = <1 1>;
  378. reg = <0x2>;
  379. device_type = "ethernet-phy";
  380. };
  381. qe_phy3: ethernet-phy@03 {
  382. interrupt-parent = <&mpic>;
  383. interrupts = <2 1>;
  384. reg = <0x3>;
  385. device_type = "ethernet-phy";
  386. };
  387. };
  388. qeic: interrupt-controller@80 {
  389. interrupt-controller;
  390. compatible = "fsl,qe-ic";
  391. #address-cells = <0>;
  392. #interrupt-cells = <1>;
  393. reg = <0x80 0x80>;
  394. big-endian;
  395. interrupts = <46 2 46 2>; //high:30 low:30
  396. interrupt-parent = <&mpic>;
  397. };
  398. };
  399. pci0: pci@e0008000 {
  400. cell-index = <0>;
  401. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  402. interrupt-map = <
  403. /* IDSEL 0x12 AD18 */
  404. 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
  405. 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
  406. 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
  407. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  408. /* IDSEL 0x13 AD19 */
  409. 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
  410. 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
  411. 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
  412. 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
  413. interrupt-parent = <&mpic>;
  414. interrupts = <24 2>;
  415. bus-range = <0 255>;
  416. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  417. 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
  418. clock-frequency = <66666666>;
  419. #interrupt-cells = <1>;
  420. #size-cells = <2>;
  421. #address-cells = <3>;
  422. reg = <0xe0008000 0x1000>;
  423. compatible = "fsl,mpc8540-pci";
  424. device_type = "pci";
  425. };
  426. /* PCI Express */
  427. pci1: pcie@e000a000 {
  428. cell-index = <2>;
  429. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  430. interrupt-map = <
  431. /* IDSEL 0x0 (PEX) */
  432. 00000 0x0 0x0 0x1 &mpic 0x0 0x1
  433. 00000 0x0 0x0 0x2 &mpic 0x1 0x1
  434. 00000 0x0 0x0 0x3 &mpic 0x2 0x1
  435. 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  436. interrupt-parent = <&mpic>;
  437. interrupts = <26 2>;
  438. bus-range = <0 255>;
  439. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  440. 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
  441. clock-frequency = <33333333>;
  442. #interrupt-cells = <1>;
  443. #size-cells = <2>;
  444. #address-cells = <3>;
  445. reg = <0xe000a000 0x1000>;
  446. compatible = "fsl,mpc8548-pcie";
  447. device_type = "pci";
  448. pcie@0 {
  449. reg = <0x0 0x0 0x0 0x0 0x0>;
  450. #size-cells = <2>;
  451. #address-cells = <3>;
  452. device_type = "pci";
  453. ranges = <0x2000000 0x0 0xa0000000
  454. 0x2000000 0x0 0xa0000000
  455. 0x0 0x10000000
  456. 0x1000000 0x0 0x0
  457. 0x1000000 0x0 0x0
  458. 0x0 0x800000>;
  459. };
  460. };
  461. };