mpc8560ads.dts 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * MPC8560 ADS Device Tree Source
  3. *
  4. * Copyright 2006, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. model = "MPC8560ADS";
  14. compatible = "MPC8560ADS", "MPC85xxADS";
  15. #address-cells = <1>;
  16. #size-cells = <1>;
  17. aliases {
  18. ethernet0 = &enet0;
  19. ethernet1 = &enet1;
  20. ethernet2 = &enet2;
  21. ethernet3 = &enet3;
  22. serial0 = &serial0;
  23. serial1 = &serial1;
  24. pci0 = &pci0;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. PowerPC,8560@0 {
  30. device_type = "cpu";
  31. reg = <0x0>;
  32. d-cache-line-size = <32>; // 32 bytes
  33. i-cache-line-size = <32>; // 32 bytes
  34. d-cache-size = <0x8000>; // L1, 32K
  35. i-cache-size = <0x8000>; // L1, 32K
  36. timebase-frequency = <82500000>;
  37. bus-frequency = <330000000>;
  38. clock-frequency = <825000000>;
  39. };
  40. };
  41. memory {
  42. device_type = "memory";
  43. reg = <0x0 0x10000000>;
  44. };
  45. soc8560@e0000000 {
  46. #address-cells = <1>;
  47. #size-cells = <1>;
  48. device_type = "soc";
  49. compatible = "simple-bus";
  50. ranges = <0x0 0xe0000000 0x100000>;
  51. reg = <0xe0000000 0x200>;
  52. bus-frequency = <330000000>;
  53. memory-controller@2000 {
  54. compatible = "fsl,8540-memory-controller";
  55. reg = <0x2000 0x1000>;
  56. interrupt-parent = <&mpic>;
  57. interrupts = <18 2>;
  58. };
  59. L2: l2-cache-controller@20000 {
  60. compatible = "fsl,8540-l2-cache-controller";
  61. reg = <0x20000 0x1000>;
  62. cache-line-size = <32>; // 32 bytes
  63. cache-size = <0x40000>; // L2, 256K
  64. interrupt-parent = <&mpic>;
  65. interrupts = <16 2>;
  66. };
  67. dma@21300 {
  68. #address-cells = <1>;
  69. #size-cells = <1>;
  70. compatible = "fsl,mpc8560-dma", "fsl,eloplus-dma";
  71. reg = <0x21300 0x4>;
  72. ranges = <0x0 0x21100 0x200>;
  73. cell-index = <0>;
  74. dma-channel@0 {
  75. compatible = "fsl,mpc8560-dma-channel",
  76. "fsl,eloplus-dma-channel";
  77. reg = <0x0 0x80>;
  78. cell-index = <0>;
  79. interrupt-parent = <&mpic>;
  80. interrupts = <20 2>;
  81. };
  82. dma-channel@80 {
  83. compatible = "fsl,mpc8560-dma-channel",
  84. "fsl,eloplus-dma-channel";
  85. reg = <0x80 0x80>;
  86. cell-index = <1>;
  87. interrupt-parent = <&mpic>;
  88. interrupts = <21 2>;
  89. };
  90. dma-channel@100 {
  91. compatible = "fsl,mpc8560-dma-channel",
  92. "fsl,eloplus-dma-channel";
  93. reg = <0x100 0x80>;
  94. cell-index = <2>;
  95. interrupt-parent = <&mpic>;
  96. interrupts = <22 2>;
  97. };
  98. dma-channel@180 {
  99. compatible = "fsl,mpc8560-dma-channel",
  100. "fsl,eloplus-dma-channel";
  101. reg = <0x180 0x80>;
  102. cell-index = <3>;
  103. interrupt-parent = <&mpic>;
  104. interrupts = <23 2>;
  105. };
  106. };
  107. mdio@24520 {
  108. #address-cells = <1>;
  109. #size-cells = <0>;
  110. compatible = "fsl,gianfar-mdio";
  111. reg = <0x24520 0x20>;
  112. phy0: ethernet-phy@0 {
  113. interrupt-parent = <&mpic>;
  114. interrupts = <5 1>;
  115. reg = <0x0>;
  116. device_type = "ethernet-phy";
  117. };
  118. phy1: ethernet-phy@1 {
  119. interrupt-parent = <&mpic>;
  120. interrupts = <5 1>;
  121. reg = <0x1>;
  122. device_type = "ethernet-phy";
  123. };
  124. phy2: ethernet-phy@2 {
  125. interrupt-parent = <&mpic>;
  126. interrupts = <7 1>;
  127. reg = <0x2>;
  128. device_type = "ethernet-phy";
  129. };
  130. phy3: ethernet-phy@3 {
  131. interrupt-parent = <&mpic>;
  132. interrupts = <7 1>;
  133. reg = <0x3>;
  134. device_type = "ethernet-phy";
  135. };
  136. };
  137. enet0: ethernet@24000 {
  138. cell-index = <0>;
  139. device_type = "network";
  140. model = "TSEC";
  141. compatible = "gianfar";
  142. reg = <0x24000 0x1000>;
  143. local-mac-address = [ 00 00 00 00 00 00 ];
  144. interrupts = <29 2 30 2 34 2>;
  145. interrupt-parent = <&mpic>;
  146. phy-handle = <&phy0>;
  147. };
  148. enet1: ethernet@25000 {
  149. cell-index = <1>;
  150. device_type = "network";
  151. model = "TSEC";
  152. compatible = "gianfar";
  153. reg = <0x25000 0x1000>;
  154. local-mac-address = [ 00 00 00 00 00 00 ];
  155. interrupts = <35 2 36 2 40 2>;
  156. interrupt-parent = <&mpic>;
  157. phy-handle = <&phy1>;
  158. };
  159. mpic: pic@40000 {
  160. interrupt-controller;
  161. #address-cells = <0>;
  162. #interrupt-cells = <2>;
  163. reg = <0x40000 0x40000>;
  164. compatible = "chrp,open-pic";
  165. device_type = "open-pic";
  166. };
  167. cpm@919c0 {
  168. #address-cells = <1>;
  169. #size-cells = <1>;
  170. compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
  171. reg = <0x919c0 0x30>;
  172. ranges;
  173. muram@80000 {
  174. #address-cells = <1>;
  175. #size-cells = <1>;
  176. ranges = <0x0 0x80000 0x10000>;
  177. data@0 {
  178. compatible = "fsl,cpm-muram-data";
  179. reg = <0x0 0x4000 0x9000 0x2000>;
  180. };
  181. };
  182. brg@919f0 {
  183. compatible = "fsl,mpc8560-brg",
  184. "fsl,cpm2-brg",
  185. "fsl,cpm-brg";
  186. reg = <0x919f0 0x10 0x915f0 0x10>;
  187. clock-frequency = <165000000>;
  188. };
  189. cpmpic: pic@90c00 {
  190. interrupt-controller;
  191. #address-cells = <0>;
  192. #interrupt-cells = <2>;
  193. interrupts = <46 2>;
  194. interrupt-parent = <&mpic>;
  195. reg = <0x90c00 0x80>;
  196. compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
  197. };
  198. serial0: serial@91a00 {
  199. device_type = "serial";
  200. compatible = "fsl,mpc8560-scc-uart",
  201. "fsl,cpm2-scc-uart";
  202. reg = <0x91a00 0x20 0x88000 0x100>;
  203. fsl,cpm-brg = <1>;
  204. fsl,cpm-command = <0x800000>;
  205. current-speed = <115200>;
  206. interrupts = <40 8>;
  207. interrupt-parent = <&cpmpic>;
  208. };
  209. serial1: serial@91a20 {
  210. device_type = "serial";
  211. compatible = "fsl,mpc8560-scc-uart",
  212. "fsl,cpm2-scc-uart";
  213. reg = <0x91a20 0x20 0x88100 0x100>;
  214. fsl,cpm-brg = <2>;
  215. fsl,cpm-command = <0x4a00000>;
  216. current-speed = <115200>;
  217. interrupts = <41 8>;
  218. interrupt-parent = <&cpmpic>;
  219. };
  220. enet2: ethernet@91320 {
  221. device_type = "network";
  222. compatible = "fsl,mpc8560-fcc-enet",
  223. "fsl,cpm2-fcc-enet";
  224. reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
  225. local-mac-address = [ 00 00 00 00 00 00 ];
  226. fsl,cpm-command = <0x16200300>;
  227. interrupts = <33 8>;
  228. interrupt-parent = <&cpmpic>;
  229. phy-handle = <&phy2>;
  230. };
  231. enet3: ethernet@91340 {
  232. device_type = "network";
  233. compatible = "fsl,mpc8560-fcc-enet",
  234. "fsl,cpm2-fcc-enet";
  235. reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
  236. local-mac-address = [ 00 00 00 00 00 00 ];
  237. fsl,cpm-command = <0x1a400300>;
  238. interrupts = <34 8>;
  239. interrupt-parent = <&cpmpic>;
  240. phy-handle = <&phy3>;
  241. };
  242. };
  243. };
  244. pci0: pci@e0008000 {
  245. cell-index = <0>;
  246. #interrupt-cells = <1>;
  247. #size-cells = <2>;
  248. #address-cells = <3>;
  249. compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
  250. device_type = "pci";
  251. reg = <0xe0008000 0x1000>;
  252. clock-frequency = <66666666>;
  253. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  254. interrupt-map = <
  255. /* IDSEL 0x2 */
  256. 0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
  257. 0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
  258. 0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
  259. 0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
  260. /* IDSEL 0x3 */
  261. 0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
  262. 0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
  263. 0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
  264. 0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
  265. /* IDSEL 0x4 */
  266. 0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
  267. 0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
  268. 0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
  269. 0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
  270. /* IDSEL 0x5 */
  271. 0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
  272. 0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
  273. 0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
  274. 0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
  275. /* IDSEL 12 */
  276. 0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
  277. 0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
  278. 0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
  279. 0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
  280. /* IDSEL 13 */
  281. 0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
  282. 0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
  283. 0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
  284. 0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
  285. /* IDSEL 14*/
  286. 0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
  287. 0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
  288. 0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
  289. 0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
  290. /* IDSEL 15 */
  291. 0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
  292. 0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
  293. 0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
  294. 0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
  295. /* IDSEL 18 */
  296. 0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
  297. 0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
  298. 0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
  299. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  300. /* IDSEL 19 */
  301. 0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
  302. 0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
  303. 0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
  304. 0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
  305. /* IDSEL 20 */
  306. 0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
  307. 0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
  308. 0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
  309. 0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
  310. /* IDSEL 21 */
  311. 0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
  312. 0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
  313. 0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
  314. 0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
  315. interrupt-parent = <&mpic>;
  316. interrupts = <24 2>;
  317. bus-range = <0 0>;
  318. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  319. 0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
  320. };
  321. };