mpc8315erdb.dts 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * MPC8315E RDB Device Tree Source
  3. *
  4. * Copyright 2007 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. / {
  13. compatible = "fsl,mpc8315erdb";
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. aliases {
  17. ethernet0 = &enet0;
  18. ethernet1 = &enet1;
  19. serial0 = &serial0;
  20. serial1 = &serial1;
  21. pci0 = &pci0;
  22. };
  23. cpus {
  24. #address-cells = <1>;
  25. #size-cells = <0>;
  26. PowerPC,8315@0 {
  27. device_type = "cpu";
  28. reg = <0x0>;
  29. d-cache-line-size = <32>;
  30. i-cache-line-size = <32>;
  31. d-cache-size = <16384>;
  32. i-cache-size = <16384>;
  33. timebase-frequency = <0>; // from bootloader
  34. bus-frequency = <0>; // from bootloader
  35. clock-frequency = <0>; // from bootloader
  36. };
  37. };
  38. memory {
  39. device_type = "memory";
  40. reg = <0x00000000 0x08000000>; // 128MB at 0
  41. };
  42. localbus@e0005000 {
  43. #address-cells = <2>;
  44. #size-cells = <1>;
  45. compatible = "fsl,mpc8315-elbc", "fsl,elbc", "simple-bus";
  46. reg = <0xe0005000 0x1000>;
  47. interrupts = <77 0x8>;
  48. interrupt-parent = <&ipic>;
  49. // CS0 and CS1 are swapped when
  50. // booting from nand, but the
  51. // addresses are the same.
  52. ranges = <0x0 0x0 0xfe000000 0x00800000
  53. 0x1 0x0 0xe0600000 0x00002000
  54. 0x2 0x0 0xf0000000 0x00020000
  55. 0x3 0x0 0xfa000000 0x00008000>;
  56. flash@0,0 {
  57. #address-cells = <1>;
  58. #size-cells = <1>;
  59. compatible = "cfi-flash";
  60. reg = <0x0 0x0 0x800000>;
  61. bank-width = <2>;
  62. device-width = <1>;
  63. };
  64. nand@1,0 {
  65. #address-cells = <1>;
  66. #size-cells = <1>;
  67. compatible = "fsl,mpc8315-fcm-nand",
  68. "fsl,elbc-fcm-nand";
  69. reg = <0x1 0x0 0x2000>;
  70. u-boot@0 {
  71. reg = <0x0 0x100000>;
  72. read-only;
  73. };
  74. kernel@100000 {
  75. reg = <0x100000 0x300000>;
  76. };
  77. fs@400000 {
  78. reg = <0x400000 0x1c00000>;
  79. };
  80. };
  81. };
  82. immr@e0000000 {
  83. #address-cells = <1>;
  84. #size-cells = <1>;
  85. device_type = "soc";
  86. compatible = "fsl,mpc8315-immr", "simple-bus";
  87. ranges = <0 0xe0000000 0x00100000>;
  88. reg = <0xe0000000 0x00000200>;
  89. bus-frequency = <0>;
  90. wdt@200 {
  91. device_type = "watchdog";
  92. compatible = "mpc83xx_wdt";
  93. reg = <0x200 0x100>;
  94. };
  95. i2c@3000 {
  96. #address-cells = <1>;
  97. #size-cells = <0>;
  98. cell-index = <0>;
  99. compatible = "fsl-i2c";
  100. reg = <0x3000 0x100>;
  101. interrupts = <14 0x8>;
  102. interrupt-parent = <&ipic>;
  103. dfsrr;
  104. rtc@68 {
  105. device_type = "rtc";
  106. compatible = "dallas,ds1339";
  107. reg = <0x68>;
  108. };
  109. };
  110. spi@7000 {
  111. cell-index = <0>;
  112. compatible = "fsl,spi";
  113. reg = <0x7000 0x1000>;
  114. interrupts = <16 0x8>;
  115. interrupt-parent = <&ipic>;
  116. mode = "cpu";
  117. };
  118. dma@82a8 {
  119. #address-cells = <1>;
  120. #size-cells = <1>;
  121. compatible = "fsl,mpc8315-dma", "fsl,elo-dma";
  122. reg = <0x82a8 4>;
  123. ranges = <0 0x8100 0x1a8>;
  124. interrupt-parent = <&ipic>;
  125. interrupts = <71 8>;
  126. cell-index = <0>;
  127. dma-channel@0 {
  128. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  129. reg = <0 0x80>;
  130. interrupt-parent = <&ipic>;
  131. interrupts = <71 8>;
  132. };
  133. dma-channel@80 {
  134. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  135. reg = <0x80 0x80>;
  136. interrupt-parent = <&ipic>;
  137. interrupts = <71 8>;
  138. };
  139. dma-channel@100 {
  140. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  141. reg = <0x100 0x80>;
  142. interrupt-parent = <&ipic>;
  143. interrupts = <71 8>;
  144. };
  145. dma-channel@180 {
  146. compatible = "fsl,mpc8315-dma-channel", "fsl,elo-dma-channel";
  147. reg = <0x180 0x28>;
  148. interrupt-parent = <&ipic>;
  149. interrupts = <71 8>;
  150. };
  151. };
  152. usb@23000 {
  153. compatible = "fsl-usb2-dr";
  154. reg = <0x23000 0x1000>;
  155. #address-cells = <1>;
  156. #size-cells = <0>;
  157. interrupt-parent = <&ipic>;
  158. interrupts = <38 0x8>;
  159. phy_type = "utmi";
  160. };
  161. mdio@24520 {
  162. #address-cells = <1>;
  163. #size-cells = <0>;
  164. compatible = "fsl,gianfar-mdio";
  165. reg = <0x24520 0x20>;
  166. phy0: ethernet-phy@0 {
  167. interrupt-parent = <&ipic>;
  168. interrupts = <20 0x8>;
  169. reg = <0x0>;
  170. device_type = "ethernet-phy";
  171. };
  172. phy1: ethernet-phy@1 {
  173. interrupt-parent = <&ipic>;
  174. interrupts = <19 0x8>;
  175. reg = <0x1>;
  176. device_type = "ethernet-phy";
  177. };
  178. };
  179. enet0: ethernet@24000 {
  180. cell-index = <0>;
  181. device_type = "network";
  182. model = "eTSEC";
  183. compatible = "gianfar";
  184. reg = <0x24000 0x1000>;
  185. local-mac-address = [ 00 00 00 00 00 00 ];
  186. interrupts = <32 0x8 33 0x8 34 0x8>;
  187. interrupt-parent = <&ipic>;
  188. phy-handle = < &phy0 >;
  189. };
  190. enet1: ethernet@25000 {
  191. cell-index = <1>;
  192. device_type = "network";
  193. model = "eTSEC";
  194. compatible = "gianfar";
  195. reg = <0x25000 0x1000>;
  196. local-mac-address = [ 00 00 00 00 00 00 ];
  197. interrupts = <35 0x8 36 0x8 37 0x8>;
  198. interrupt-parent = <&ipic>;
  199. phy-handle = < &phy1 >;
  200. };
  201. serial0: serial@4500 {
  202. cell-index = <0>;
  203. device_type = "serial";
  204. compatible = "ns16550";
  205. reg = <0x4500 0x100>;
  206. clock-frequency = <0>;
  207. interrupts = <9 0x8>;
  208. interrupt-parent = <&ipic>;
  209. };
  210. serial1: serial@4600 {
  211. cell-index = <1>;
  212. device_type = "serial";
  213. compatible = "ns16550";
  214. reg = <0x4600 0x100>;
  215. clock-frequency = <0>;
  216. interrupts = <10 0x8>;
  217. interrupt-parent = <&ipic>;
  218. };
  219. crypto@30000 {
  220. compatible = "fsl,sec3.3", "fsl,sec3.1", "fsl,sec3.0",
  221. "fsl,sec2.4", "fsl,sec2.2", "fsl,sec2.1",
  222. "fsl,sec2.0";
  223. reg = <0x30000 0x10000>;
  224. interrupts = <11 0x8>;
  225. interrupt-parent = <&ipic>;
  226. fsl,num-channels = <4>;
  227. fsl,channel-fifo-len = <24>;
  228. fsl,exec-units-mask = <0x97c>;
  229. fsl,descriptor-types-mask = <0x3ab0abf>;
  230. };
  231. sata@18000 {
  232. compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
  233. reg = <0x18000 0x1000>;
  234. cell-index = <1>;
  235. interrupts = <44 0x8>;
  236. interrupt-parent = <&ipic>;
  237. };
  238. sata@19000 {
  239. compatible = "fsl,mpc8315-sata", "fsl,pq-sata";
  240. reg = <0x19000 0x1000>;
  241. cell-index = <2>;
  242. interrupts = <45 0x8>;
  243. interrupt-parent = <&ipic>;
  244. };
  245. /* IPIC
  246. * interrupts cell = <intr #, sense>
  247. * sense values match linux IORESOURCE_IRQ_* defines:
  248. * sense == 8: Level, low assertion
  249. * sense == 2: Edge, high-to-low change
  250. */
  251. ipic: interrupt-controller@700 {
  252. interrupt-controller;
  253. #address-cells = <0>;
  254. #interrupt-cells = <2>;
  255. reg = <0x700 0x100>;
  256. device_type = "ipic";
  257. };
  258. };
  259. pci0: pci@e0008500 {
  260. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  261. interrupt-map = <
  262. /* IDSEL 0x0E -mini PCI */
  263. 0x7000 0x0 0x0 0x1 &ipic 18 0x8
  264. 0x7000 0x0 0x0 0x2 &ipic 18 0x8
  265. 0x7000 0x0 0x0 0x3 &ipic 18 0x8
  266. 0x7000 0x0 0x0 0x4 &ipic 18 0x8
  267. /* IDSEL 0x0F -mini PCI */
  268. 0x7800 0x0 0x0 0x1 &ipic 17 0x8
  269. 0x7800 0x0 0x0 0x2 &ipic 17 0x8
  270. 0x7800 0x0 0x0 0x3 &ipic 17 0x8
  271. 0x7800 0x0 0x0 0x4 &ipic 17 0x8
  272. /* IDSEL 0x10 - PCI slot */
  273. 0x8000 0x0 0x0 0x1 &ipic 48 0x8
  274. 0x8000 0x0 0x0 0x2 &ipic 17 0x8
  275. 0x8000 0x0 0x0 0x3 &ipic 48 0x8
  276. 0x8000 0x0 0x0 0x4 &ipic 17 0x8>;
  277. interrupt-parent = <&ipic>;
  278. interrupts = <66 0x8>;
  279. bus-range = <0x0 0x0>;
  280. ranges = <0x02000000 0 0x90000000 0x90000000 0 0x10000000
  281. 0x42000000 0 0x80000000 0x80000000 0 0x10000000
  282. 0x01000000 0 0x00000000 0xe0300000 0 0x00100000>;
  283. clock-frequency = <66666666>;
  284. #interrupt-cells = <1>;
  285. #size-cells = <2>;
  286. #address-cells = <3>;
  287. reg = <0xe0008500 0x100>;
  288. compatible = "fsl,mpc8349-pci";
  289. device_type = "pci";
  290. };
  291. };