irq.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425
  1. /*
  2. * Code to handle x86 style IRQs plus some generic interrupt stuff.
  3. *
  4. * Copyright (C) 1992 Linus Torvalds
  5. * Copyright (C) 1994, 1995, 1996, 1997, 1998 Ralf Baechle
  6. * Copyright (C) 1999 SuSE GmbH (Philipp Rumpf, prumpf@tux.org)
  7. * Copyright (C) 1999-2000 Grant Grundler
  8. * Copyright (c) 2005 Matthew Wilcox
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/bitops.h>
  25. #include <linux/errno.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/kernel_stat.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/types.h>
  32. #include <asm/io.h>
  33. #include <asm/smp.h>
  34. #undef PARISC_IRQ_CR16_COUNTS
  35. extern irqreturn_t timer_interrupt(int, void *);
  36. extern irqreturn_t ipi_interrupt(int, void *);
  37. #define EIEM_MASK(irq) (1UL<<(CPU_IRQ_MAX - irq))
  38. /* Bits in EIEM correlate with cpu_irq_action[].
  39. ** Numbered *Big Endian*! (ie bit 0 is MSB)
  40. */
  41. static volatile unsigned long cpu_eiem = 0;
  42. /*
  43. ** local ACK bitmap ... habitually set to 1, but reset to zero
  44. ** between ->ack() and ->end() of the interrupt to prevent
  45. ** re-interruption of a processing interrupt.
  46. */
  47. static DEFINE_PER_CPU(unsigned long, local_ack_eiem) = ~0UL;
  48. static void cpu_disable_irq(unsigned int irq)
  49. {
  50. unsigned long eirr_bit = EIEM_MASK(irq);
  51. cpu_eiem &= ~eirr_bit;
  52. /* Do nothing on the other CPUs. If they get this interrupt,
  53. * The & cpu_eiem in the do_cpu_irq_mask() ensures they won't
  54. * handle it, and the set_eiem() at the bottom will ensure it
  55. * then gets disabled */
  56. }
  57. static void cpu_enable_irq(unsigned int irq)
  58. {
  59. unsigned long eirr_bit = EIEM_MASK(irq);
  60. cpu_eiem |= eirr_bit;
  61. /* This is just a simple NOP IPI. But what it does is cause
  62. * all the other CPUs to do a set_eiem(cpu_eiem) at the end
  63. * of the interrupt handler */
  64. smp_send_all_nop();
  65. }
  66. static unsigned int cpu_startup_irq(unsigned int irq)
  67. {
  68. cpu_enable_irq(irq);
  69. return 0;
  70. }
  71. void no_ack_irq(unsigned int irq) { }
  72. void no_end_irq(unsigned int irq) { }
  73. void cpu_ack_irq(unsigned int irq)
  74. {
  75. unsigned long mask = EIEM_MASK(irq);
  76. int cpu = smp_processor_id();
  77. /* Clear in EIEM so we can no longer process */
  78. per_cpu(local_ack_eiem, cpu) &= ~mask;
  79. /* disable the interrupt */
  80. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  81. /* and now ack it */
  82. mtctl(mask, 23);
  83. }
  84. void cpu_end_irq(unsigned int irq)
  85. {
  86. unsigned long mask = EIEM_MASK(irq);
  87. int cpu = smp_processor_id();
  88. /* set it in the eiems---it's no longer in process */
  89. per_cpu(local_ack_eiem, cpu) |= mask;
  90. /* enable the interrupt */
  91. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  92. }
  93. #ifdef CONFIG_SMP
  94. int cpu_check_affinity(unsigned int irq, cpumask_t *dest)
  95. {
  96. int cpu_dest;
  97. /* timer and ipi have to always be received on all CPUs */
  98. if (CHECK_IRQ_PER_CPU(irq)) {
  99. /* Bad linux design decision. The mask has already
  100. * been set; we must reset it */
  101. irq_desc[irq].affinity = CPU_MASK_ALL;
  102. return -EINVAL;
  103. }
  104. /* whatever mask they set, we just allow one CPU */
  105. cpu_dest = first_cpu(*dest);
  106. *dest = cpumask_of_cpu(cpu_dest);
  107. return 0;
  108. }
  109. static void cpu_set_affinity_irq(unsigned int irq, cpumask_t dest)
  110. {
  111. if (cpu_check_affinity(irq, &dest))
  112. return;
  113. irq_desc[irq].affinity = dest;
  114. }
  115. #endif
  116. static struct hw_interrupt_type cpu_interrupt_type = {
  117. .typename = "CPU",
  118. .startup = cpu_startup_irq,
  119. .shutdown = cpu_disable_irq,
  120. .enable = cpu_enable_irq,
  121. .disable = cpu_disable_irq,
  122. .ack = cpu_ack_irq,
  123. .end = cpu_end_irq,
  124. #ifdef CONFIG_SMP
  125. .set_affinity = cpu_set_affinity_irq,
  126. #endif
  127. /* XXX: Needs to be written. We managed without it so far, but
  128. * we really ought to write it.
  129. */
  130. .retrigger = NULL,
  131. };
  132. int show_interrupts(struct seq_file *p, void *v)
  133. {
  134. int i = *(loff_t *) v, j;
  135. unsigned long flags;
  136. if (i == 0) {
  137. seq_puts(p, " ");
  138. for_each_online_cpu(j)
  139. seq_printf(p, " CPU%d", j);
  140. #ifdef PARISC_IRQ_CR16_COUNTS
  141. seq_printf(p, " [min/avg/max] (CPU cycle counts)");
  142. #endif
  143. seq_putc(p, '\n');
  144. }
  145. if (i < NR_IRQS) {
  146. struct irqaction *action;
  147. spin_lock_irqsave(&irq_desc[i].lock, flags);
  148. action = irq_desc[i].action;
  149. if (!action)
  150. goto skip;
  151. seq_printf(p, "%3d: ", i);
  152. #ifdef CONFIG_SMP
  153. for_each_online_cpu(j)
  154. seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
  155. #else
  156. seq_printf(p, "%10u ", kstat_irqs(i));
  157. #endif
  158. seq_printf(p, " %14s", irq_desc[i].chip->typename);
  159. #ifndef PARISC_IRQ_CR16_COUNTS
  160. seq_printf(p, " %s", action->name);
  161. while ((action = action->next))
  162. seq_printf(p, ", %s", action->name);
  163. #else
  164. for ( ;action; action = action->next) {
  165. unsigned int k, avg, min, max;
  166. min = max = action->cr16_hist[0];
  167. for (avg = k = 0; k < PARISC_CR16_HIST_SIZE; k++) {
  168. int hist = action->cr16_hist[k];
  169. if (hist) {
  170. avg += hist;
  171. } else
  172. break;
  173. if (hist > max) max = hist;
  174. if (hist < min) min = hist;
  175. }
  176. avg /= k;
  177. seq_printf(p, " %s[%d/%d/%d]", action->name,
  178. min,avg,max);
  179. }
  180. #endif
  181. seq_putc(p, '\n');
  182. skip:
  183. spin_unlock_irqrestore(&irq_desc[i].lock, flags);
  184. }
  185. return 0;
  186. }
  187. /*
  188. ** The following form a "set": Virtual IRQ, Transaction Address, Trans Data.
  189. ** Respectively, these map to IRQ region+EIRR, Processor HPA, EIRR bit.
  190. **
  191. ** To use txn_XXX() interfaces, get a Virtual IRQ first.
  192. ** Then use that to get the Transaction address and data.
  193. */
  194. int cpu_claim_irq(unsigned int irq, struct irq_chip *type, void *data)
  195. {
  196. if (irq_desc[irq].action)
  197. return -EBUSY;
  198. if (irq_desc[irq].chip != &cpu_interrupt_type)
  199. return -EBUSY;
  200. if (type) {
  201. irq_desc[irq].chip = type;
  202. irq_desc[irq].chip_data = data;
  203. cpu_interrupt_type.enable(irq);
  204. }
  205. return 0;
  206. }
  207. int txn_claim_irq(int irq)
  208. {
  209. return cpu_claim_irq(irq, NULL, NULL) ? -1 : irq;
  210. }
  211. /*
  212. * The bits_wide parameter accommodates the limitations of the HW/SW which
  213. * use these bits:
  214. * Legacy PA I/O (GSC/NIO): 5 bits (architected EIM register)
  215. * V-class (EPIC): 6 bits
  216. * N/L/A-class (iosapic): 8 bits
  217. * PCI 2.2 MSI: 16 bits
  218. * Some PCI devices: 32 bits (Symbios SCSI/ATM/HyperFabric)
  219. *
  220. * On the service provider side:
  221. * o PA 1.1 (and PA2.0 narrow mode) 5-bits (width of EIR register)
  222. * o PA 2.0 wide mode 6-bits (per processor)
  223. * o IA64 8-bits (0-256 total)
  224. *
  225. * So a Legacy PA I/O device on a PA 2.0 box can't use all the bits supported
  226. * by the processor...and the N/L-class I/O subsystem supports more bits than
  227. * PA2.0 has. The first case is the problem.
  228. */
  229. int txn_alloc_irq(unsigned int bits_wide)
  230. {
  231. int irq;
  232. /* never return irq 0 cause that's the interval timer */
  233. for (irq = CPU_IRQ_BASE + 1; irq <= CPU_IRQ_MAX; irq++) {
  234. if (cpu_claim_irq(irq, NULL, NULL) < 0)
  235. continue;
  236. if ((irq - CPU_IRQ_BASE) >= (1 << bits_wide))
  237. continue;
  238. return irq;
  239. }
  240. /* unlikely, but be prepared */
  241. return -1;
  242. }
  243. unsigned long txn_affinity_addr(unsigned int irq, int cpu)
  244. {
  245. #ifdef CONFIG_SMP
  246. irq_desc[irq].affinity = cpumask_of_cpu(cpu);
  247. #endif
  248. return cpu_data[cpu].txn_addr;
  249. }
  250. unsigned long txn_alloc_addr(unsigned int virt_irq)
  251. {
  252. static int next_cpu = -1;
  253. next_cpu++; /* assign to "next" CPU we want this bugger on */
  254. /* validate entry */
  255. while ((next_cpu < NR_CPUS) && (!cpu_data[next_cpu].txn_addr ||
  256. !cpu_online(next_cpu)))
  257. next_cpu++;
  258. if (next_cpu >= NR_CPUS)
  259. next_cpu = 0; /* nothing else, assign monarch */
  260. return txn_affinity_addr(virt_irq, next_cpu);
  261. }
  262. unsigned int txn_alloc_data(unsigned int virt_irq)
  263. {
  264. return virt_irq - CPU_IRQ_BASE;
  265. }
  266. static inline int eirr_to_irq(unsigned long eirr)
  267. {
  268. int bit = fls_long(eirr);
  269. return (BITS_PER_LONG - bit) + TIMER_IRQ;
  270. }
  271. /* ONLY called from entry.S:intr_extint() */
  272. void do_cpu_irq_mask(struct pt_regs *regs)
  273. {
  274. struct pt_regs *old_regs;
  275. unsigned long eirr_val;
  276. int irq, cpu = smp_processor_id();
  277. #ifdef CONFIG_SMP
  278. cpumask_t dest;
  279. #endif
  280. old_regs = set_irq_regs(regs);
  281. local_irq_disable();
  282. irq_enter();
  283. eirr_val = mfctl(23) & cpu_eiem & per_cpu(local_ack_eiem, cpu);
  284. if (!eirr_val)
  285. goto set_out;
  286. irq = eirr_to_irq(eirr_val);
  287. #ifdef CONFIG_SMP
  288. dest = irq_desc[irq].affinity;
  289. if (CHECK_IRQ_PER_CPU(irq_desc[irq].status) &&
  290. !cpu_isset(smp_processor_id(), dest)) {
  291. int cpu = first_cpu(dest);
  292. printk(KERN_DEBUG "redirecting irq %d from CPU %d to %d\n",
  293. irq, smp_processor_id(), cpu);
  294. gsc_writel(irq + CPU_IRQ_BASE,
  295. cpu_data[cpu].hpa);
  296. goto set_out;
  297. }
  298. #endif
  299. __do_IRQ(irq);
  300. out:
  301. irq_exit();
  302. set_irq_regs(old_regs);
  303. return;
  304. set_out:
  305. set_eiem(cpu_eiem & per_cpu(local_ack_eiem, cpu));
  306. goto out;
  307. }
  308. static struct irqaction timer_action = {
  309. .handler = timer_interrupt,
  310. .name = "timer",
  311. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_PERCPU | IRQF_IRQPOLL,
  312. };
  313. #ifdef CONFIG_SMP
  314. static struct irqaction ipi_action = {
  315. .handler = ipi_interrupt,
  316. .name = "IPI",
  317. .flags = IRQF_DISABLED | IRQF_PERCPU,
  318. };
  319. #endif
  320. static void claim_cpu_irqs(void)
  321. {
  322. int i;
  323. for (i = CPU_IRQ_BASE; i <= CPU_IRQ_MAX; i++) {
  324. irq_desc[i].chip = &cpu_interrupt_type;
  325. }
  326. irq_desc[TIMER_IRQ].action = &timer_action;
  327. irq_desc[TIMER_IRQ].status = IRQ_PER_CPU;
  328. #ifdef CONFIG_SMP
  329. irq_desc[IPI_IRQ].action = &ipi_action;
  330. irq_desc[IPI_IRQ].status = IRQ_PER_CPU;
  331. #endif
  332. }
  333. void __init init_IRQ(void)
  334. {
  335. local_irq_disable(); /* PARANOID - should already be disabled */
  336. mtctl(~0UL, 23); /* EIRR : clear all pending external intr */
  337. claim_cpu_irqs();
  338. #ifdef CONFIG_SMP
  339. if (!cpu_eiem)
  340. cpu_eiem = EIEM_MASK(IPI_IRQ) | EIEM_MASK(TIMER_IRQ);
  341. #else
  342. cpu_eiem = EIEM_MASK(TIMER_IRQ);
  343. #endif
  344. set_eiem(cpu_eiem); /* EIEM : enable all external intr */
  345. }
  346. void ack_bad_irq(unsigned int irq)
  347. {
  348. printk("unexpected IRQ %d\n", irq);
  349. }