entry.S 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330
  1. /*
  2. * Linux/PA-RISC Project (http://www.parisc-linux.org/)
  3. *
  4. * kernel entry points (interruptions, system call wrappers)
  5. * Copyright (C) 1999,2000 Philipp Rumpf
  6. * Copyright (C) 1999 SuSE GmbH Nuernberg
  7. * Copyright (C) 2000 Hewlett-Packard (John Marvin)
  8. * Copyright (C) 1999 Hewlett-Packard (Frank Rowand)
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2, or (at your option)
  13. * any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <asm/asm-offsets.h>
  25. /* we have the following possibilities to act on an interruption:
  26. * - handle in assembly and use shadowed registers only
  27. * - save registers to kernel stack and handle in assembly or C */
  28. #include <asm/psw.h>
  29. #include <asm/cache.h> /* for L1_CACHE_SHIFT */
  30. #include <asm/assembly.h> /* for LDREG/STREG defines */
  31. #include <asm/pgtable.h>
  32. #include <asm/signal.h>
  33. #include <asm/unistd.h>
  34. #include <asm/thread_info.h>
  35. #include <linux/linkage.h>
  36. #ifdef CONFIG_64BIT
  37. .level 2.0w
  38. #else
  39. .level 2.0
  40. #endif
  41. .import pa_dbit_lock,data
  42. /* space_to_prot macro creates a prot id from a space id */
  43. #if (SPACEID_SHIFT) == 0
  44. .macro space_to_prot spc prot
  45. depd,z \spc,62,31,\prot
  46. .endm
  47. #else
  48. .macro space_to_prot spc prot
  49. extrd,u \spc,(64 - (SPACEID_SHIFT)),32,\prot
  50. .endm
  51. #endif
  52. /* Switch to virtual mapping, trashing only %r1 */
  53. .macro virt_map
  54. /* pcxt_ssm_bug */
  55. rsm PSW_SM_I, %r0 /* barrier for "Relied upon Translation */
  56. mtsp %r0, %sr4
  57. mtsp %r0, %sr5
  58. mfsp %sr7, %r1
  59. or,= %r0,%r1,%r0 /* Only save sr7 in sr3 if sr7 != 0 */
  60. mtsp %r1, %sr3
  61. tovirt_r1 %r29
  62. load32 KERNEL_PSW, %r1
  63. rsm PSW_SM_QUIET,%r0 /* second "heavy weight" ctl op */
  64. mtsp %r0, %sr6
  65. mtsp %r0, %sr7
  66. mtctl %r0, %cr17 /* Clear IIASQ tail */
  67. mtctl %r0, %cr17 /* Clear IIASQ head */
  68. mtctl %r1, %ipsw
  69. load32 4f, %r1
  70. mtctl %r1, %cr18 /* Set IIAOQ tail */
  71. ldo 4(%r1), %r1
  72. mtctl %r1, %cr18 /* Set IIAOQ head */
  73. rfir
  74. nop
  75. 4:
  76. .endm
  77. /*
  78. * The "get_stack" macros are responsible for determining the
  79. * kernel stack value.
  80. *
  81. * If sr7 == 0
  82. * Already using a kernel stack, so call the
  83. * get_stack_use_r30 macro to push a pt_regs structure
  84. * on the stack, and store registers there.
  85. * else
  86. * Need to set up a kernel stack, so call the
  87. * get_stack_use_cr30 macro to set up a pointer
  88. * to the pt_regs structure contained within the
  89. * task pointer pointed to by cr30. Set the stack
  90. * pointer to point to the end of the task structure.
  91. *
  92. * Note that we use shadowed registers for temps until
  93. * we can save %r26 and %r29. %r26 is used to preserve
  94. * %r8 (a shadowed register) which temporarily contained
  95. * either the fault type ("code") or the eirr. We need
  96. * to use a non-shadowed register to carry the value over
  97. * the rfir in virt_map. We use %r26 since this value winds
  98. * up being passed as the argument to either do_cpu_irq_mask
  99. * or handle_interruption. %r29 is used to hold a pointer
  100. * the register save area, and once again, it needs to
  101. * be a non-shadowed register so that it survives the rfir.
  102. *
  103. * N.B. TASK_SZ_ALGN and PT_SZ_ALGN include space for a stack frame.
  104. */
  105. .macro get_stack_use_cr30
  106. /* we save the registers in the task struct */
  107. mfctl %cr30, %r1
  108. tophys %r1,%r9
  109. LDREG TI_TASK(%r9), %r1 /* thread_info -> task_struct */
  110. tophys %r1,%r9
  111. ldo TASK_REGS(%r9),%r9
  112. STREG %r30, PT_GR30(%r9)
  113. STREG %r29,PT_GR29(%r9)
  114. STREG %r26,PT_GR26(%r9)
  115. copy %r9,%r29
  116. mfctl %cr30, %r1
  117. ldo THREAD_SZ_ALGN(%r1), %r30
  118. .endm
  119. .macro get_stack_use_r30
  120. /* we put a struct pt_regs on the stack and save the registers there */
  121. tophys %r30,%r9
  122. STREG %r30,PT_GR30(%r9)
  123. ldo PT_SZ_ALGN(%r30),%r30
  124. STREG %r29,PT_GR29(%r9)
  125. STREG %r26,PT_GR26(%r9)
  126. copy %r9,%r29
  127. .endm
  128. .macro rest_stack
  129. LDREG PT_GR1(%r29), %r1
  130. LDREG PT_GR30(%r29),%r30
  131. LDREG PT_GR29(%r29),%r29
  132. .endm
  133. /* default interruption handler
  134. * (calls traps.c:handle_interruption) */
  135. .macro def code
  136. b intr_save
  137. ldi \code, %r8
  138. .align 32
  139. .endm
  140. /* Interrupt interruption handler
  141. * (calls irq.c:do_cpu_irq_mask) */
  142. .macro extint code
  143. b intr_extint
  144. mfsp %sr7,%r16
  145. .align 32
  146. .endm
  147. .import os_hpmc, code
  148. /* HPMC handler */
  149. .macro hpmc code
  150. nop /* must be a NOP, will be patched later */
  151. load32 PA(os_hpmc), %r3
  152. bv,n 0(%r3)
  153. nop
  154. .word 0 /* checksum (will be patched) */
  155. .word PA(os_hpmc) /* address of handler */
  156. .word 0 /* length of handler */
  157. .endm
  158. /*
  159. * Performance Note: Instructions will be moved up into
  160. * this part of the code later on, once we are sure
  161. * that the tlb miss handlers are close to final form.
  162. */
  163. /* Register definitions for tlb miss handler macros */
  164. va = r8 /* virtual address for which the trap occured */
  165. spc = r24 /* space for which the trap occured */
  166. #ifndef CONFIG_64BIT
  167. /*
  168. * itlb miss interruption handler (parisc 1.1 - 32 bit)
  169. */
  170. .macro itlb_11 code
  171. mfctl %pcsq, spc
  172. b itlb_miss_11
  173. mfctl %pcoq, va
  174. .align 32
  175. .endm
  176. #endif
  177. /*
  178. * itlb miss interruption handler (parisc 2.0)
  179. */
  180. .macro itlb_20 code
  181. mfctl %pcsq, spc
  182. #ifdef CONFIG_64BIT
  183. b itlb_miss_20w
  184. #else
  185. b itlb_miss_20
  186. #endif
  187. mfctl %pcoq, va
  188. .align 32
  189. .endm
  190. #ifndef CONFIG_64BIT
  191. /*
  192. * naitlb miss interruption handler (parisc 1.1 - 32 bit)
  193. *
  194. * Note: naitlb misses will be treated
  195. * as an ordinary itlb miss for now.
  196. * However, note that naitlb misses
  197. * have the faulting address in the
  198. * IOR/ISR.
  199. */
  200. .macro naitlb_11 code
  201. mfctl %isr,spc
  202. b itlb_miss_11
  203. mfctl %ior,va
  204. /* FIXME: If user causes a naitlb miss, the priv level may not be in
  205. * lower bits of va, where the itlb miss handler is expecting them
  206. */
  207. .align 32
  208. .endm
  209. #endif
  210. /*
  211. * naitlb miss interruption handler (parisc 2.0)
  212. *
  213. * Note: naitlb misses will be treated
  214. * as an ordinary itlb miss for now.
  215. * However, note that naitlb misses
  216. * have the faulting address in the
  217. * IOR/ISR.
  218. */
  219. .macro naitlb_20 code
  220. mfctl %isr,spc
  221. #ifdef CONFIG_64BIT
  222. b itlb_miss_20w
  223. #else
  224. b itlb_miss_20
  225. #endif
  226. mfctl %ior,va
  227. /* FIXME: If user causes a naitlb miss, the priv level may not be in
  228. * lower bits of va, where the itlb miss handler is expecting them
  229. */
  230. .align 32
  231. .endm
  232. #ifndef CONFIG_64BIT
  233. /*
  234. * dtlb miss interruption handler (parisc 1.1 - 32 bit)
  235. */
  236. .macro dtlb_11 code
  237. mfctl %isr, spc
  238. b dtlb_miss_11
  239. mfctl %ior, va
  240. .align 32
  241. .endm
  242. #endif
  243. /*
  244. * dtlb miss interruption handler (parisc 2.0)
  245. */
  246. .macro dtlb_20 code
  247. mfctl %isr, spc
  248. #ifdef CONFIG_64BIT
  249. b dtlb_miss_20w
  250. #else
  251. b dtlb_miss_20
  252. #endif
  253. mfctl %ior, va
  254. .align 32
  255. .endm
  256. #ifndef CONFIG_64BIT
  257. /* nadtlb miss interruption handler (parisc 1.1 - 32 bit) */
  258. .macro nadtlb_11 code
  259. mfctl %isr,spc
  260. b nadtlb_miss_11
  261. mfctl %ior,va
  262. .align 32
  263. .endm
  264. #endif
  265. /* nadtlb miss interruption handler (parisc 2.0) */
  266. .macro nadtlb_20 code
  267. mfctl %isr,spc
  268. #ifdef CONFIG_64BIT
  269. b nadtlb_miss_20w
  270. #else
  271. b nadtlb_miss_20
  272. #endif
  273. mfctl %ior,va
  274. .align 32
  275. .endm
  276. #ifndef CONFIG_64BIT
  277. /*
  278. * dirty bit trap interruption handler (parisc 1.1 - 32 bit)
  279. */
  280. .macro dbit_11 code
  281. mfctl %isr,spc
  282. b dbit_trap_11
  283. mfctl %ior,va
  284. .align 32
  285. .endm
  286. #endif
  287. /*
  288. * dirty bit trap interruption handler (parisc 2.0)
  289. */
  290. .macro dbit_20 code
  291. mfctl %isr,spc
  292. #ifdef CONFIG_64BIT
  293. b dbit_trap_20w
  294. #else
  295. b dbit_trap_20
  296. #endif
  297. mfctl %ior,va
  298. .align 32
  299. .endm
  300. /* The following are simple 32 vs 64 bit instruction
  301. * abstractions for the macros */
  302. .macro EXTR reg1,start,length,reg2
  303. #ifdef CONFIG_64BIT
  304. extrd,u \reg1,32+\start,\length,\reg2
  305. #else
  306. extrw,u \reg1,\start,\length,\reg2
  307. #endif
  308. .endm
  309. .macro DEP reg1,start,length,reg2
  310. #ifdef CONFIG_64BIT
  311. depd \reg1,32+\start,\length,\reg2
  312. #else
  313. depw \reg1,\start,\length,\reg2
  314. #endif
  315. .endm
  316. .macro DEPI val,start,length,reg
  317. #ifdef CONFIG_64BIT
  318. depdi \val,32+\start,\length,\reg
  319. #else
  320. depwi \val,\start,\length,\reg
  321. #endif
  322. .endm
  323. /* In LP64, the space contains part of the upper 32 bits of the
  324. * fault. We have to extract this and place it in the va,
  325. * zeroing the corresponding bits in the space register */
  326. .macro space_adjust spc,va,tmp
  327. #ifdef CONFIG_64BIT
  328. extrd,u \spc,63,SPACEID_SHIFT,\tmp
  329. depd %r0,63,SPACEID_SHIFT,\spc
  330. depd \tmp,31,SPACEID_SHIFT,\va
  331. #endif
  332. .endm
  333. .import swapper_pg_dir,code
  334. /* Get the pgd. For faults on space zero (kernel space), this
  335. * is simply swapper_pg_dir. For user space faults, the
  336. * pgd is stored in %cr25 */
  337. .macro get_pgd spc,reg
  338. ldil L%PA(swapper_pg_dir),\reg
  339. ldo R%PA(swapper_pg_dir)(\reg),\reg
  340. or,COND(=) %r0,\spc,%r0
  341. mfctl %cr25,\reg
  342. .endm
  343. /*
  344. space_check(spc,tmp,fault)
  345. spc - The space we saw the fault with.
  346. tmp - The place to store the current space.
  347. fault - Function to call on failure.
  348. Only allow faults on different spaces from the
  349. currently active one if we're the kernel
  350. */
  351. .macro space_check spc,tmp,fault
  352. mfsp %sr7,\tmp
  353. or,COND(<>) %r0,\spc,%r0 /* user may execute gateway page
  354. * as kernel, so defeat the space
  355. * check if it is */
  356. copy \spc,\tmp
  357. or,COND(=) %r0,\tmp,%r0 /* nullify if executing as kernel */
  358. cmpb,COND(<>),n \tmp,\spc,\fault
  359. .endm
  360. /* Look up a PTE in a 2-Level scheme (faulting at each
  361. * level if the entry isn't present
  362. *
  363. * NOTE: we use ldw even for LP64, since the short pointers
  364. * can address up to 1TB
  365. */
  366. .macro L2_ptep pmd,pte,index,va,fault
  367. #if PT_NLEVELS == 3
  368. EXTR \va,31-ASM_PMD_SHIFT,ASM_BITS_PER_PMD,\index
  369. #else
  370. EXTR \va,31-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  371. #endif
  372. DEP %r0,31,PAGE_SHIFT,\pmd /* clear offset */
  373. copy %r0,\pte
  374. ldw,s \index(\pmd),\pmd
  375. bb,>=,n \pmd,_PxD_PRESENT_BIT,\fault
  376. DEP %r0,31,PxD_FLAG_SHIFT,\pmd /* clear flags */
  377. copy \pmd,%r9
  378. SHLREG %r9,PxD_VALUE_SHIFT,\pmd
  379. EXTR \va,31-PAGE_SHIFT,ASM_BITS_PER_PTE,\index
  380. DEP %r0,31,PAGE_SHIFT,\pmd /* clear offset */
  381. shladd \index,BITS_PER_PTE_ENTRY,\pmd,\pmd
  382. LDREG %r0(\pmd),\pte /* pmd is now pte */
  383. bb,>=,n \pte,_PAGE_PRESENT_BIT,\fault
  384. .endm
  385. /* Look up PTE in a 3-Level scheme.
  386. *
  387. * Here we implement a Hybrid L2/L3 scheme: we allocate the
  388. * first pmd adjacent to the pgd. This means that we can
  389. * subtract a constant offset to get to it. The pmd and pgd
  390. * sizes are arranged so that a single pmd covers 4GB (giving
  391. * a full LP64 process access to 8TB) so our lookups are
  392. * effectively L2 for the first 4GB of the kernel (i.e. for
  393. * all ILP32 processes and all the kernel for machines with
  394. * under 4GB of memory) */
  395. .macro L3_ptep pgd,pte,index,va,fault
  396. #if PT_NLEVELS == 3 /* we might have a 2-Level scheme, e.g. with 16kb page size */
  397. extrd,u \va,63-ASM_PGDIR_SHIFT,ASM_BITS_PER_PGD,\index
  398. copy %r0,\pte
  399. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  400. ldw,s \index(\pgd),\pgd
  401. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  402. bb,>=,n \pgd,_PxD_PRESENT_BIT,\fault
  403. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  404. shld \pgd,PxD_VALUE_SHIFT,\index
  405. extrd,u,*= \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  406. copy \index,\pgd
  407. extrd,u,*<> \va,63-ASM_PGDIR_SHIFT,64-ASM_PGDIR_SHIFT,%r0
  408. ldo ASM_PGD_PMD_OFFSET(\pgd),\pgd
  409. #endif
  410. L2_ptep \pgd,\pte,\index,\va,\fault
  411. .endm
  412. /* Set the _PAGE_ACCESSED bit of the PTE. Be clever and
  413. * don't needlessly dirty the cache line if it was already set */
  414. .macro update_ptep ptep,pte,tmp,tmp1
  415. ldi _PAGE_ACCESSED,\tmp1
  416. or \tmp1,\pte,\tmp
  417. and,COND(<>) \tmp1,\pte,%r0
  418. STREG \tmp,0(\ptep)
  419. .endm
  420. /* Set the dirty bit (and accessed bit). No need to be
  421. * clever, this is only used from the dirty fault */
  422. .macro update_dirty ptep,pte,tmp
  423. ldi _PAGE_ACCESSED|_PAGE_DIRTY,\tmp
  424. or \tmp,\pte,\pte
  425. STREG \pte,0(\ptep)
  426. .endm
  427. /* Convert the pte and prot to tlb insertion values. How
  428. * this happens is quite subtle, read below */
  429. .macro make_insert_tlb spc,pte,prot
  430. space_to_prot \spc \prot /* create prot id from space */
  431. /* The following is the real subtlety. This is depositing
  432. * T <-> _PAGE_REFTRAP
  433. * D <-> _PAGE_DIRTY
  434. * B <-> _PAGE_DMB (memory break)
  435. *
  436. * Then incredible subtlety: The access rights are
  437. * _PAGE_GATEWAY _PAGE_EXEC _PAGE_READ
  438. * See 3-14 of the parisc 2.0 manual
  439. *
  440. * Finally, _PAGE_READ goes in the top bit of PL1 (so we
  441. * trigger an access rights trap in user space if the user
  442. * tries to read an unreadable page */
  443. depd \pte,8,7,\prot
  444. /* PAGE_USER indicates the page can be read with user privileges,
  445. * so deposit X1|11 to PL1|PL2 (remember the upper bit of PL1
  446. * contains _PAGE_READ */
  447. extrd,u,*= \pte,_PAGE_USER_BIT+32,1,%r0
  448. depdi 7,11,3,\prot
  449. /* If we're a gateway page, drop PL2 back to zero for promotion
  450. * to kernel privilege (so we can execute the page as kernel).
  451. * Any privilege promotion page always denys read and write */
  452. extrd,u,*= \pte,_PAGE_GATEWAY_BIT+32,1,%r0
  453. depd %r0,11,2,\prot /* If Gateway, Set PL2 to 0 */
  454. /* Enforce uncacheable pages.
  455. * This should ONLY be use for MMIO on PA 2.0 machines.
  456. * Memory/DMA is cache coherent on all PA2.0 machines we support
  457. * (that means T-class is NOT supported) and the memory controllers
  458. * on most of those machines only handles cache transactions.
  459. */
  460. extrd,u,*= \pte,_PAGE_NO_CACHE_BIT+32,1,%r0
  461. depi 1,12,1,\prot
  462. /* Drop prot bits and convert to page addr for iitlbt and idtlbt */
  463. extrd,u \pte,(63-ASM_PFN_PTE_SHIFT)+(63-58),64-PAGE_SHIFT,\pte
  464. depdi _PAGE_SIZE_ENCODING_DEFAULT,63,63-58,\pte
  465. .endm
  466. /* Identical macro to make_insert_tlb above, except it
  467. * makes the tlb entry for the differently formatted pa11
  468. * insertion instructions */
  469. .macro make_insert_tlb_11 spc,pte,prot
  470. zdep \spc,30,15,\prot
  471. dep \pte,8,7,\prot
  472. extru,= \pte,_PAGE_NO_CACHE_BIT,1,%r0
  473. depi 1,12,1,\prot
  474. extru,= \pte,_PAGE_USER_BIT,1,%r0
  475. depi 7,11,3,\prot /* Set for user space (1 rsvd for read) */
  476. extru,= \pte,_PAGE_GATEWAY_BIT,1,%r0
  477. depi 0,11,2,\prot /* If Gateway, Set PL2 to 0 */
  478. /* Get rid of prot bits and convert to page addr for iitlba */
  479. depi _PAGE_SIZE_ENCODING_DEFAULT,31,ASM_PFN_PTE_SHIFT,\pte
  480. extru \pte,24,25,\pte
  481. .endm
  482. /* This is for ILP32 PA2.0 only. The TLB insertion needs
  483. * to extend into I/O space if the address is 0xfXXXXXXX
  484. * so we extend the f's into the top word of the pte in
  485. * this case */
  486. .macro f_extend pte,tmp
  487. extrd,s \pte,42,4,\tmp
  488. addi,<> 1,\tmp,%r0
  489. extrd,s \pte,63,25,\pte
  490. .endm
  491. /* The alias region is an 8MB aligned 16MB to do clear and
  492. * copy user pages at addresses congruent with the user
  493. * virtual address.
  494. *
  495. * To use the alias page, you set %r26 up with the to TLB
  496. * entry (identifying the physical page) and %r23 up with
  497. * the from tlb entry (or nothing if only a to entry---for
  498. * clear_user_page_asm) */
  499. .macro do_alias spc,tmp,tmp1,va,pte,prot,fault
  500. cmpib,COND(<>),n 0,\spc,\fault
  501. ldil L%(TMPALIAS_MAP_START),\tmp
  502. #if defined(CONFIG_64BIT) && (TMPALIAS_MAP_START >= 0x80000000)
  503. /* on LP64, ldi will sign extend into the upper 32 bits,
  504. * which is behaviour we don't want */
  505. depdi 0,31,32,\tmp
  506. #endif
  507. copy \va,\tmp1
  508. DEPI 0,31,23,\tmp1
  509. cmpb,COND(<>),n \tmp,\tmp1,\fault
  510. ldi (_PAGE_DIRTY|_PAGE_WRITE|_PAGE_READ),\prot
  511. depd,z \prot,8,7,\prot
  512. /*
  513. * OK, it is in the temp alias region, check whether "from" or "to".
  514. * Check "subtle" note in pacache.S re: r23/r26.
  515. */
  516. #ifdef CONFIG_64BIT
  517. extrd,u,*= \va,41,1,%r0
  518. #else
  519. extrw,u,= \va,9,1,%r0
  520. #endif
  521. or,COND(tr) %r23,%r0,\pte
  522. or %r26,%r0,\pte
  523. .endm
  524. /*
  525. * Align fault_vector_20 on 4K boundary so that both
  526. * fault_vector_11 and fault_vector_20 are on the
  527. * same page. This is only necessary as long as we
  528. * write protect the kernel text, which we may stop
  529. * doing once we use large page translations to cover
  530. * the static part of the kernel address space.
  531. */
  532. .text
  533. .align PAGE_SIZE
  534. ENTRY(fault_vector_20)
  535. /* First vector is invalid (0) */
  536. .ascii "cows can fly"
  537. .byte 0
  538. .align 32
  539. hpmc 1
  540. def 2
  541. def 3
  542. extint 4
  543. def 5
  544. itlb_20 6
  545. def 7
  546. def 8
  547. def 9
  548. def 10
  549. def 11
  550. def 12
  551. def 13
  552. def 14
  553. dtlb_20 15
  554. #if 0
  555. naitlb_20 16
  556. #else
  557. def 16
  558. #endif
  559. nadtlb_20 17
  560. def 18
  561. def 19
  562. dbit_20 20
  563. def 21
  564. def 22
  565. def 23
  566. def 24
  567. def 25
  568. def 26
  569. def 27
  570. def 28
  571. def 29
  572. def 30
  573. def 31
  574. END(fault_vector_20)
  575. #ifndef CONFIG_64BIT
  576. .align 2048
  577. ENTRY(fault_vector_11)
  578. /* First vector is invalid (0) */
  579. .ascii "cows can fly"
  580. .byte 0
  581. .align 32
  582. hpmc 1
  583. def 2
  584. def 3
  585. extint 4
  586. def 5
  587. itlb_11 6
  588. def 7
  589. def 8
  590. def 9
  591. def 10
  592. def 11
  593. def 12
  594. def 13
  595. def 14
  596. dtlb_11 15
  597. #if 0
  598. naitlb_11 16
  599. #else
  600. def 16
  601. #endif
  602. nadtlb_11 17
  603. def 18
  604. def 19
  605. dbit_11 20
  606. def 21
  607. def 22
  608. def 23
  609. def 24
  610. def 25
  611. def 26
  612. def 27
  613. def 28
  614. def 29
  615. def 30
  616. def 31
  617. END(fault_vector_11)
  618. #endif
  619. .import handle_interruption,code
  620. .import do_cpu_irq_mask,code
  621. /*
  622. * r26 = function to be called
  623. * r25 = argument to pass in
  624. * r24 = flags for do_fork()
  625. *
  626. * Kernel threads don't ever return, so they don't need
  627. * a true register context. We just save away the arguments
  628. * for copy_thread/ret_ to properly set up the child.
  629. */
  630. #define CLONE_VM 0x100 /* Must agree with <linux/sched.h> */
  631. #define CLONE_UNTRACED 0x00800000
  632. .import do_fork
  633. ENTRY(__kernel_thread)
  634. STREG %r2, -RP_OFFSET(%r30)
  635. copy %r30, %r1
  636. ldo PT_SZ_ALGN(%r30),%r30
  637. #ifdef CONFIG_64BIT
  638. /* Yo, function pointers in wide mode are little structs... -PB */
  639. ldd 24(%r26), %r2
  640. STREG %r2, PT_GR27(%r1) /* Store childs %dp */
  641. ldd 16(%r26), %r26
  642. STREG %r22, PT_GR22(%r1) /* save r22 (arg5) */
  643. copy %r0, %r22 /* user_tid */
  644. #endif
  645. STREG %r26, PT_GR26(%r1) /* Store function & argument for child */
  646. STREG %r25, PT_GR25(%r1)
  647. ldil L%CLONE_UNTRACED, %r26
  648. ldo CLONE_VM(%r26), %r26 /* Force CLONE_VM since only init_mm */
  649. or %r26, %r24, %r26 /* will have kernel mappings. */
  650. ldi 1, %r25 /* stack_start, signals kernel thread */
  651. stw %r0, -52(%r30) /* user_tid */
  652. #ifdef CONFIG_64BIT
  653. ldo -16(%r30),%r29 /* Reference param save area */
  654. #endif
  655. BL do_fork, %r2
  656. copy %r1, %r24 /* pt_regs */
  657. /* Parent Returns here */
  658. LDREG -PT_SZ_ALGN-RP_OFFSET(%r30), %r2
  659. ldo -PT_SZ_ALGN(%r30), %r30
  660. bv %r0(%r2)
  661. nop
  662. ENDPROC(__kernel_thread)
  663. /*
  664. * Child Returns here
  665. *
  666. * copy_thread moved args from temp save area set up above
  667. * into task save area.
  668. */
  669. ENTRY(ret_from_kernel_thread)
  670. /* Call schedule_tail first though */
  671. BL schedule_tail, %r2
  672. nop
  673. LDREG TI_TASK-THREAD_SZ_ALGN(%r30), %r1
  674. LDREG TASK_PT_GR25(%r1), %r26
  675. #ifdef CONFIG_64BIT
  676. LDREG TASK_PT_GR27(%r1), %r27
  677. LDREG TASK_PT_GR22(%r1), %r22
  678. #endif
  679. LDREG TASK_PT_GR26(%r1), %r1
  680. ble 0(%sr7, %r1)
  681. copy %r31, %r2
  682. #ifdef CONFIG_64BIT
  683. ldo -16(%r30),%r29 /* Reference param save area */
  684. loadgp /* Thread could have been in a module */
  685. #endif
  686. #ifndef CONFIG_64BIT
  687. b sys_exit
  688. #else
  689. load32 sys_exit, %r1
  690. bv %r0(%r1)
  691. #endif
  692. ldi 0, %r26
  693. ENDPROC(ret_from_kernel_thread)
  694. .import sys_execve, code
  695. ENTRY(__execve)
  696. copy %r2, %r15
  697. copy %r30, %r16
  698. ldo PT_SZ_ALGN(%r30), %r30
  699. STREG %r26, PT_GR26(%r16)
  700. STREG %r25, PT_GR25(%r16)
  701. STREG %r24, PT_GR24(%r16)
  702. #ifdef CONFIG_64BIT
  703. ldo -16(%r30),%r29 /* Reference param save area */
  704. #endif
  705. BL sys_execve, %r2
  706. copy %r16, %r26
  707. cmpib,=,n 0,%r28,intr_return /* forward */
  708. /* yes, this will trap and die. */
  709. copy %r15, %r2
  710. copy %r16, %r30
  711. bv %r0(%r2)
  712. nop
  713. ENDPROC(__execve)
  714. /*
  715. * struct task_struct *_switch_to(struct task_struct *prev,
  716. * struct task_struct *next)
  717. *
  718. * switch kernel stacks and return prev */
  719. ENTRY(_switch_to)
  720. STREG %r2, -RP_OFFSET(%r30)
  721. callee_save_float
  722. callee_save
  723. load32 _switch_to_ret, %r2
  724. STREG %r2, TASK_PT_KPC(%r26)
  725. LDREG TASK_PT_KPC(%r25), %r2
  726. STREG %r30, TASK_PT_KSP(%r26)
  727. LDREG TASK_PT_KSP(%r25), %r30
  728. LDREG TASK_THREAD_INFO(%r25), %r25
  729. bv %r0(%r2)
  730. mtctl %r25,%cr30
  731. _switch_to_ret:
  732. mtctl %r0, %cr0 /* Needed for single stepping */
  733. callee_rest
  734. callee_rest_float
  735. LDREG -RP_OFFSET(%r30), %r2
  736. bv %r0(%r2)
  737. copy %r26, %r28
  738. ENDPROC(_switch_to)
  739. /*
  740. * Common rfi return path for interruptions, kernel execve, and
  741. * sys_rt_sigreturn (sometimes). The sys_rt_sigreturn syscall will
  742. * return via this path if the signal was received when the process
  743. * was running; if the process was blocked on a syscall then the
  744. * normal syscall_exit path is used. All syscalls for traced
  745. * proceses exit via intr_restore.
  746. *
  747. * XXX If any syscalls that change a processes space id ever exit
  748. * this way, then we will need to copy %sr3 in to PT_SR[3..7], and
  749. * adjust IASQ[0..1].
  750. *
  751. */
  752. .align PAGE_SIZE
  753. ENTRY(syscall_exit_rfi)
  754. mfctl %cr30,%r16
  755. LDREG TI_TASK(%r16), %r16 /* thread_info -> task_struct */
  756. ldo TASK_REGS(%r16),%r16
  757. /* Force iaoq to userspace, as the user has had access to our current
  758. * context via sigcontext. Also Filter the PSW for the same reason.
  759. */
  760. LDREG PT_IAOQ0(%r16),%r19
  761. depi 3,31,2,%r19
  762. STREG %r19,PT_IAOQ0(%r16)
  763. LDREG PT_IAOQ1(%r16),%r19
  764. depi 3,31,2,%r19
  765. STREG %r19,PT_IAOQ1(%r16)
  766. LDREG PT_PSW(%r16),%r19
  767. load32 USER_PSW_MASK,%r1
  768. #ifdef CONFIG_64BIT
  769. load32 USER_PSW_HI_MASK,%r20
  770. depd %r20,31,32,%r1
  771. #endif
  772. and %r19,%r1,%r19 /* Mask out bits that user shouldn't play with */
  773. load32 USER_PSW,%r1
  774. or %r19,%r1,%r19 /* Make sure default USER_PSW bits are set */
  775. STREG %r19,PT_PSW(%r16)
  776. /*
  777. * If we aren't being traced, we never saved space registers
  778. * (we don't store them in the sigcontext), so set them
  779. * to "proper" values now (otherwise we'll wind up restoring
  780. * whatever was last stored in the task structure, which might
  781. * be inconsistent if an interrupt occured while on the gateway
  782. * page). Note that we may be "trashing" values the user put in
  783. * them, but we don't support the user changing them.
  784. */
  785. STREG %r0,PT_SR2(%r16)
  786. mfsp %sr3,%r19
  787. STREG %r19,PT_SR0(%r16)
  788. STREG %r19,PT_SR1(%r16)
  789. STREG %r19,PT_SR3(%r16)
  790. STREG %r19,PT_SR4(%r16)
  791. STREG %r19,PT_SR5(%r16)
  792. STREG %r19,PT_SR6(%r16)
  793. STREG %r19,PT_SR7(%r16)
  794. intr_return:
  795. /* NOTE: Need to enable interrupts incase we schedule. */
  796. ssm PSW_SM_I, %r0
  797. intr_check_resched:
  798. /* check for reschedule */
  799. mfctl %cr30,%r1
  800. LDREG TI_FLAGS(%r1),%r19 /* sched.h: TIF_NEED_RESCHED */
  801. bb,<,n %r19,31-TIF_NEED_RESCHED,intr_do_resched /* forward */
  802. .import do_notify_resume,code
  803. intr_check_sig:
  804. /* As above */
  805. mfctl %cr30,%r1
  806. LDREG TI_FLAGS(%r1),%r19
  807. ldi (_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK), %r20
  808. and,COND(<>) %r19, %r20, %r0
  809. b,n intr_restore /* skip past if we've nothing to do */
  810. /* This check is critical to having LWS
  811. * working. The IASQ is zero on the gateway
  812. * page and we cannot deliver any signals until
  813. * we get off the gateway page.
  814. *
  815. * Only do signals if we are returning to user space
  816. */
  817. LDREG PT_IASQ0(%r16), %r20
  818. cmpib,COND(=),n 0,%r20,intr_restore /* backward */
  819. LDREG PT_IASQ1(%r16), %r20
  820. cmpib,COND(=),n 0,%r20,intr_restore /* backward */
  821. copy %r0, %r25 /* long in_syscall = 0 */
  822. #ifdef CONFIG_64BIT
  823. ldo -16(%r30),%r29 /* Reference param save area */
  824. #endif
  825. BL do_notify_resume,%r2
  826. copy %r16, %r26 /* struct pt_regs *regs */
  827. b,n intr_check_sig
  828. intr_restore:
  829. copy %r16,%r29
  830. ldo PT_FR31(%r29),%r1
  831. rest_fp %r1
  832. rest_general %r29
  833. /* inverse of virt_map */
  834. pcxt_ssm_bug
  835. rsm PSW_SM_QUIET,%r0 /* prepare for rfi */
  836. tophys_r1 %r29
  837. /* Restore space id's and special cr's from PT_REGS
  838. * structure pointed to by r29
  839. */
  840. rest_specials %r29
  841. /* IMPORTANT: rest_stack restores r29 last (we are using it)!
  842. * It also restores r1 and r30.
  843. */
  844. rest_stack
  845. rfi
  846. nop
  847. nop
  848. nop
  849. nop
  850. nop
  851. nop
  852. nop
  853. nop
  854. #ifndef CONFIG_PREEMPT
  855. # define intr_do_preempt intr_restore
  856. #endif /* !CONFIG_PREEMPT */
  857. .import schedule,code
  858. intr_do_resched:
  859. /* Only call schedule on return to userspace. If we're returning
  860. * to kernel space, we may schedule if CONFIG_PREEMPT, otherwise
  861. * we jump back to intr_restore.
  862. */
  863. LDREG PT_IASQ0(%r16), %r20
  864. cmpib,COND(=) 0, %r20, intr_do_preempt
  865. nop
  866. LDREG PT_IASQ1(%r16), %r20
  867. cmpib,COND(=) 0, %r20, intr_do_preempt
  868. nop
  869. #ifdef CONFIG_64BIT
  870. ldo -16(%r30),%r29 /* Reference param save area */
  871. #endif
  872. ldil L%intr_check_sig, %r2
  873. #ifndef CONFIG_64BIT
  874. b schedule
  875. #else
  876. load32 schedule, %r20
  877. bv %r0(%r20)
  878. #endif
  879. ldo R%intr_check_sig(%r2), %r2
  880. /* preempt the current task on returning to kernel
  881. * mode from an interrupt, iff need_resched is set,
  882. * and preempt_count is 0. otherwise, we continue on
  883. * our merry way back to the current running task.
  884. */
  885. #ifdef CONFIG_PREEMPT
  886. .import preempt_schedule_irq,code
  887. intr_do_preempt:
  888. rsm PSW_SM_I, %r0 /* disable interrupts */
  889. /* current_thread_info()->preempt_count */
  890. mfctl %cr30, %r1
  891. LDREG TI_PRE_COUNT(%r1), %r19
  892. cmpib,COND(<>) 0, %r19, intr_restore /* if preempt_count > 0 */
  893. nop /* prev insn branched backwards */
  894. /* check if we interrupted a critical path */
  895. LDREG PT_PSW(%r16), %r20
  896. bb,<,n %r20, 31 - PSW_SM_I, intr_restore
  897. nop
  898. BL preempt_schedule_irq, %r2
  899. nop
  900. b,n intr_restore /* ssm PSW_SM_I done by intr_restore */
  901. #endif /* CONFIG_PREEMPT */
  902. /*
  903. * External interrupts.
  904. */
  905. intr_extint:
  906. cmpib,COND(=),n 0,%r16,1f
  907. get_stack_use_cr30
  908. b,n 2f
  909. 1:
  910. get_stack_use_r30
  911. 2:
  912. save_specials %r29
  913. virt_map
  914. save_general %r29
  915. ldo PT_FR0(%r29), %r24
  916. save_fp %r24
  917. loadgp
  918. copy %r29, %r26 /* arg0 is pt_regs */
  919. copy %r29, %r16 /* save pt_regs */
  920. ldil L%intr_return, %r2
  921. #ifdef CONFIG_64BIT
  922. ldo -16(%r30),%r29 /* Reference param save area */
  923. #endif
  924. b do_cpu_irq_mask
  925. ldo R%intr_return(%r2), %r2 /* return to intr_return, not here */
  926. ENDPROC(syscall_exit_rfi)
  927. /* Generic interruptions (illegal insn, unaligned, page fault, etc) */
  928. ENTRY(intr_save) /* for os_hpmc */
  929. mfsp %sr7,%r16
  930. cmpib,COND(=),n 0,%r16,1f
  931. get_stack_use_cr30
  932. b 2f
  933. copy %r8,%r26
  934. 1:
  935. get_stack_use_r30
  936. copy %r8,%r26
  937. 2:
  938. save_specials %r29
  939. /* If this trap is a itlb miss, skip saving/adjusting isr/ior */
  940. /*
  941. * FIXME: 1) Use a #define for the hardwired "6" below (and in
  942. * traps.c.
  943. * 2) Once we start executing code above 4 Gb, we need
  944. * to adjust iasq/iaoq here in the same way we
  945. * adjust isr/ior below.
  946. */
  947. cmpib,COND(=),n 6,%r26,skip_save_ior
  948. mfctl %cr20, %r16 /* isr */
  949. nop /* serialize mfctl on PA 2.0 to avoid 4 cycle penalty */
  950. mfctl %cr21, %r17 /* ior */
  951. #ifdef CONFIG_64BIT
  952. /*
  953. * If the interrupted code was running with W bit off (32 bit),
  954. * clear the b bits (bits 0 & 1) in the ior.
  955. * save_specials left ipsw value in r8 for us to test.
  956. */
  957. extrd,u,*<> %r8,PSW_W_BIT,1,%r0
  958. depdi 0,1,2,%r17
  959. /*
  960. * FIXME: This code has hardwired assumptions about the split
  961. * between space bits and offset bits. This will change
  962. * when we allow alternate page sizes.
  963. */
  964. /* adjust isr/ior. */
  965. extrd,u %r16,63,SPACEID_SHIFT,%r1 /* get high bits from isr for ior */
  966. depd %r1,31,SPACEID_SHIFT,%r17 /* deposit them into ior */
  967. depdi 0,63,SPACEID_SHIFT,%r16 /* clear them from isr */
  968. #endif
  969. STREG %r16, PT_ISR(%r29)
  970. STREG %r17, PT_IOR(%r29)
  971. skip_save_ior:
  972. virt_map
  973. save_general %r29
  974. ldo PT_FR0(%r29), %r25
  975. save_fp %r25
  976. loadgp
  977. copy %r29, %r25 /* arg1 is pt_regs */
  978. #ifdef CONFIG_64BIT
  979. ldo -16(%r30),%r29 /* Reference param save area */
  980. #endif
  981. ldil L%intr_check_sig, %r2
  982. copy %r25, %r16 /* save pt_regs */
  983. b handle_interruption
  984. ldo R%intr_check_sig(%r2), %r2
  985. ENDPROC(intr_save)
  986. /*
  987. * Note for all tlb miss handlers:
  988. *
  989. * cr24 contains a pointer to the kernel address space
  990. * page directory.
  991. *
  992. * cr25 contains a pointer to the current user address
  993. * space page directory.
  994. *
  995. * sr3 will contain the space id of the user address space
  996. * of the current running thread while that thread is
  997. * running in the kernel.
  998. */
  999. /*
  1000. * register number allocations. Note that these are all
  1001. * in the shadowed registers
  1002. */
  1003. t0 = r1 /* temporary register 0 */
  1004. va = r8 /* virtual address for which the trap occured */
  1005. t1 = r9 /* temporary register 1 */
  1006. pte = r16 /* pte/phys page # */
  1007. prot = r17 /* prot bits */
  1008. spc = r24 /* space for which the trap occured */
  1009. ptp = r25 /* page directory/page table pointer */
  1010. #ifdef CONFIG_64BIT
  1011. dtlb_miss_20w:
  1012. space_adjust spc,va,t0
  1013. get_pgd spc,ptp
  1014. space_check spc,t0,dtlb_fault
  1015. L3_ptep ptp,pte,t0,va,dtlb_check_alias_20w
  1016. update_ptep ptp,pte,t0,t1
  1017. make_insert_tlb spc,pte,prot
  1018. idtlbt pte,prot
  1019. rfir
  1020. nop
  1021. dtlb_check_alias_20w:
  1022. do_alias spc,t0,t1,va,pte,prot,dtlb_fault
  1023. idtlbt pte,prot
  1024. rfir
  1025. nop
  1026. nadtlb_miss_20w:
  1027. space_adjust spc,va,t0
  1028. get_pgd spc,ptp
  1029. space_check spc,t0,nadtlb_fault
  1030. L3_ptep ptp,pte,t0,va,nadtlb_check_flush_20w
  1031. update_ptep ptp,pte,t0,t1
  1032. make_insert_tlb spc,pte,prot
  1033. idtlbt pte,prot
  1034. rfir
  1035. nop
  1036. nadtlb_check_flush_20w:
  1037. bb,>=,n pte,_PAGE_FLUSH_BIT,nadtlb_emulate
  1038. /* Insert a "flush only" translation */
  1039. depdi,z 7,7,3,prot
  1040. depdi 1,10,1,prot
  1041. /* Get rid of prot bits and convert to page addr for idtlbt */
  1042. depdi 0,63,12,pte
  1043. extrd,u pte,56,52,pte
  1044. idtlbt pte,prot
  1045. rfir
  1046. nop
  1047. #else
  1048. dtlb_miss_11:
  1049. get_pgd spc,ptp
  1050. space_check spc,t0,dtlb_fault
  1051. L2_ptep ptp,pte,t0,va,dtlb_check_alias_11
  1052. update_ptep ptp,pte,t0,t1
  1053. make_insert_tlb_11 spc,pte,prot
  1054. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1055. mtsp spc,%sr1
  1056. idtlba pte,(%sr1,va)
  1057. idtlbp prot,(%sr1,va)
  1058. mtsp t0, %sr1 /* Restore sr1 */
  1059. rfir
  1060. nop
  1061. dtlb_check_alias_11:
  1062. /* Check to see if fault is in the temporary alias region */
  1063. cmpib,<>,n 0,spc,dtlb_fault /* forward */
  1064. ldil L%(TMPALIAS_MAP_START),t0
  1065. copy va,t1
  1066. depwi 0,31,23,t1
  1067. cmpb,<>,n t0,t1,dtlb_fault /* forward */
  1068. ldi (_PAGE_DIRTY|_PAGE_WRITE|_PAGE_READ),prot
  1069. depw,z prot,8,7,prot
  1070. /*
  1071. * OK, it is in the temp alias region, check whether "from" or "to".
  1072. * Check "subtle" note in pacache.S re: r23/r26.
  1073. */
  1074. extrw,u,= va,9,1,r0
  1075. or,tr %r23,%r0,pte /* If "from" use "from" page */
  1076. or %r26,%r0,pte /* else "to", use "to" page */
  1077. idtlba pte,(va)
  1078. idtlbp prot,(va)
  1079. rfir
  1080. nop
  1081. nadtlb_miss_11:
  1082. get_pgd spc,ptp
  1083. space_check spc,t0,nadtlb_fault
  1084. L2_ptep ptp,pte,t0,va,nadtlb_check_flush_11
  1085. update_ptep ptp,pte,t0,t1
  1086. make_insert_tlb_11 spc,pte,prot
  1087. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1088. mtsp spc,%sr1
  1089. idtlba pte,(%sr1,va)
  1090. idtlbp prot,(%sr1,va)
  1091. mtsp t0, %sr1 /* Restore sr1 */
  1092. rfir
  1093. nop
  1094. nadtlb_check_flush_11:
  1095. bb,>=,n pte,_PAGE_FLUSH_BIT,nadtlb_emulate
  1096. /* Insert a "flush only" translation */
  1097. zdepi 7,7,3,prot
  1098. depi 1,10,1,prot
  1099. /* Get rid of prot bits and convert to page addr for idtlba */
  1100. depi 0,31,12,pte
  1101. extru pte,24,25,pte
  1102. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1103. mtsp spc,%sr1
  1104. idtlba pte,(%sr1,va)
  1105. idtlbp prot,(%sr1,va)
  1106. mtsp t0, %sr1 /* Restore sr1 */
  1107. rfir
  1108. nop
  1109. dtlb_miss_20:
  1110. space_adjust spc,va,t0
  1111. get_pgd spc,ptp
  1112. space_check spc,t0,dtlb_fault
  1113. L2_ptep ptp,pte,t0,va,dtlb_check_alias_20
  1114. update_ptep ptp,pte,t0,t1
  1115. make_insert_tlb spc,pte,prot
  1116. f_extend pte,t0
  1117. idtlbt pte,prot
  1118. rfir
  1119. nop
  1120. dtlb_check_alias_20:
  1121. do_alias spc,t0,t1,va,pte,prot,dtlb_fault
  1122. idtlbt pte,prot
  1123. rfir
  1124. nop
  1125. nadtlb_miss_20:
  1126. get_pgd spc,ptp
  1127. space_check spc,t0,nadtlb_fault
  1128. L2_ptep ptp,pte,t0,va,nadtlb_check_flush_20
  1129. update_ptep ptp,pte,t0,t1
  1130. make_insert_tlb spc,pte,prot
  1131. f_extend pte,t0
  1132. idtlbt pte,prot
  1133. rfir
  1134. nop
  1135. nadtlb_check_flush_20:
  1136. bb,>=,n pte,_PAGE_FLUSH_BIT,nadtlb_emulate
  1137. /* Insert a "flush only" translation */
  1138. depdi,z 7,7,3,prot
  1139. depdi 1,10,1,prot
  1140. /* Get rid of prot bits and convert to page addr for idtlbt */
  1141. depdi 0,63,12,pte
  1142. extrd,u pte,56,32,pte
  1143. idtlbt pte,prot
  1144. rfir
  1145. nop
  1146. #endif
  1147. nadtlb_emulate:
  1148. /*
  1149. * Non access misses can be caused by fdc,fic,pdc,lpa,probe and
  1150. * probei instructions. We don't want to fault for these
  1151. * instructions (not only does it not make sense, it can cause
  1152. * deadlocks, since some flushes are done with the mmap
  1153. * semaphore held). If the translation doesn't exist, we can't
  1154. * insert a translation, so have to emulate the side effects
  1155. * of the instruction. Since we don't insert a translation
  1156. * we can get a lot of faults during a flush loop, so it makes
  1157. * sense to try to do it here with minimum overhead. We only
  1158. * emulate fdc,fic,pdc,probew,prober instructions whose base
  1159. * and index registers are not shadowed. We defer everything
  1160. * else to the "slow" path.
  1161. */
  1162. mfctl %cr19,%r9 /* Get iir */
  1163. /* PA 2.0 Arch Ref. Book pg 382 has a good description of the insn bits.
  1164. Checks for fdc,fdce,pdc,"fic,4f",prober,probeir,probew, probeiw */
  1165. /* Checks for fdc,fdce,pdc,"fic,4f" only */
  1166. ldi 0x280,%r16
  1167. and %r9,%r16,%r17
  1168. cmpb,<>,n %r16,%r17,nadtlb_probe_check
  1169. bb,>=,n %r9,26,nadtlb_nullify /* m bit not set, just nullify */
  1170. BL get_register,%r25
  1171. extrw,u %r9,15,5,%r8 /* Get index register # */
  1172. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1173. copy %r1,%r24
  1174. BL get_register,%r25
  1175. extrw,u %r9,10,5,%r8 /* Get base register # */
  1176. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1177. BL set_register,%r25
  1178. add,l %r1,%r24,%r1 /* doesn't affect c/b bits */
  1179. nadtlb_nullify:
  1180. mfctl %ipsw,%r8
  1181. ldil L%PSW_N,%r9
  1182. or %r8,%r9,%r8 /* Set PSW_N */
  1183. mtctl %r8,%ipsw
  1184. rfir
  1185. nop
  1186. /*
  1187. When there is no translation for the probe address then we
  1188. must nullify the insn and return zero in the target regsiter.
  1189. This will indicate to the calling code that it does not have
  1190. write/read privileges to this address.
  1191. This should technically work for prober and probew in PA 1.1,
  1192. and also probe,r and probe,w in PA 2.0
  1193. WARNING: USE ONLY NON-SHADOW REGISTERS WITH PROBE INSN!
  1194. THE SLOW-PATH EMULATION HAS NOT BEEN WRITTEN YET.
  1195. */
  1196. nadtlb_probe_check:
  1197. ldi 0x80,%r16
  1198. and %r9,%r16,%r17
  1199. cmpb,<>,n %r16,%r17,nadtlb_fault /* Must be probe,[rw]*/
  1200. BL get_register,%r25 /* Find the target register */
  1201. extrw,u %r9,31,5,%r8 /* Get target register */
  1202. cmpib,COND(=),n -1,%r1,nadtlb_fault /* have to use slow path */
  1203. BL set_register,%r25
  1204. copy %r0,%r1 /* Write zero to target register */
  1205. b nadtlb_nullify /* Nullify return insn */
  1206. nop
  1207. #ifdef CONFIG_64BIT
  1208. itlb_miss_20w:
  1209. /*
  1210. * I miss is a little different, since we allow users to fault
  1211. * on the gateway page which is in the kernel address space.
  1212. */
  1213. space_adjust spc,va,t0
  1214. get_pgd spc,ptp
  1215. space_check spc,t0,itlb_fault
  1216. L3_ptep ptp,pte,t0,va,itlb_fault
  1217. update_ptep ptp,pte,t0,t1
  1218. make_insert_tlb spc,pte,prot
  1219. iitlbt pte,prot
  1220. rfir
  1221. nop
  1222. #else
  1223. itlb_miss_11:
  1224. get_pgd spc,ptp
  1225. space_check spc,t0,itlb_fault
  1226. L2_ptep ptp,pte,t0,va,itlb_fault
  1227. update_ptep ptp,pte,t0,t1
  1228. make_insert_tlb_11 spc,pte,prot
  1229. mfsp %sr1,t0 /* Save sr1 so we can use it in tlb inserts */
  1230. mtsp spc,%sr1
  1231. iitlba pte,(%sr1,va)
  1232. iitlbp prot,(%sr1,va)
  1233. mtsp t0, %sr1 /* Restore sr1 */
  1234. rfir
  1235. nop
  1236. itlb_miss_20:
  1237. get_pgd spc,ptp
  1238. space_check spc,t0,itlb_fault
  1239. L2_ptep ptp,pte,t0,va,itlb_fault
  1240. update_ptep ptp,pte,t0,t1
  1241. make_insert_tlb spc,pte,prot
  1242. f_extend pte,t0
  1243. iitlbt pte,prot
  1244. rfir
  1245. nop
  1246. #endif
  1247. #ifdef CONFIG_64BIT
  1248. dbit_trap_20w:
  1249. space_adjust spc,va,t0
  1250. get_pgd spc,ptp
  1251. space_check spc,t0,dbit_fault
  1252. L3_ptep ptp,pte,t0,va,dbit_fault
  1253. #ifdef CONFIG_SMP
  1254. cmpib,COND(=),n 0,spc,dbit_nolock_20w
  1255. load32 PA(pa_dbit_lock),t0
  1256. dbit_spin_20w:
  1257. LDCW 0(t0),t1
  1258. cmpib,COND(=) 0,t1,dbit_spin_20w
  1259. nop
  1260. dbit_nolock_20w:
  1261. #endif
  1262. update_dirty ptp,pte,t1
  1263. make_insert_tlb spc,pte,prot
  1264. idtlbt pte,prot
  1265. #ifdef CONFIG_SMP
  1266. cmpib,COND(=),n 0,spc,dbit_nounlock_20w
  1267. ldi 1,t1
  1268. stw t1,0(t0)
  1269. dbit_nounlock_20w:
  1270. #endif
  1271. rfir
  1272. nop
  1273. #else
  1274. dbit_trap_11:
  1275. get_pgd spc,ptp
  1276. space_check spc,t0,dbit_fault
  1277. L2_ptep ptp,pte,t0,va,dbit_fault
  1278. #ifdef CONFIG_SMP
  1279. cmpib,COND(=),n 0,spc,dbit_nolock_11
  1280. load32 PA(pa_dbit_lock),t0
  1281. dbit_spin_11:
  1282. LDCW 0(t0),t1
  1283. cmpib,= 0,t1,dbit_spin_11
  1284. nop
  1285. dbit_nolock_11:
  1286. #endif
  1287. update_dirty ptp,pte,t1
  1288. make_insert_tlb_11 spc,pte,prot
  1289. mfsp %sr1,t1 /* Save sr1 so we can use it in tlb inserts */
  1290. mtsp spc,%sr1
  1291. idtlba pte,(%sr1,va)
  1292. idtlbp prot,(%sr1,va)
  1293. mtsp t1, %sr1 /* Restore sr1 */
  1294. #ifdef CONFIG_SMP
  1295. cmpib,COND(=),n 0,spc,dbit_nounlock_11
  1296. ldi 1,t1
  1297. stw t1,0(t0)
  1298. dbit_nounlock_11:
  1299. #endif
  1300. rfir
  1301. nop
  1302. dbit_trap_20:
  1303. get_pgd spc,ptp
  1304. space_check spc,t0,dbit_fault
  1305. L2_ptep ptp,pte,t0,va,dbit_fault
  1306. #ifdef CONFIG_SMP
  1307. cmpib,COND(=),n 0,spc,dbit_nolock_20
  1308. load32 PA(pa_dbit_lock),t0
  1309. dbit_spin_20:
  1310. LDCW 0(t0),t1
  1311. cmpib,= 0,t1,dbit_spin_20
  1312. nop
  1313. dbit_nolock_20:
  1314. #endif
  1315. update_dirty ptp,pte,t1
  1316. make_insert_tlb spc,pte,prot
  1317. f_extend pte,t1
  1318. idtlbt pte,prot
  1319. #ifdef CONFIG_SMP
  1320. cmpib,COND(=),n 0,spc,dbit_nounlock_20
  1321. ldi 1,t1
  1322. stw t1,0(t0)
  1323. dbit_nounlock_20:
  1324. #endif
  1325. rfir
  1326. nop
  1327. #endif
  1328. .import handle_interruption,code
  1329. kernel_bad_space:
  1330. b intr_save
  1331. ldi 31,%r8 /* Use an unused code */
  1332. dbit_fault:
  1333. b intr_save
  1334. ldi 20,%r8
  1335. itlb_fault:
  1336. b intr_save
  1337. ldi 6,%r8
  1338. nadtlb_fault:
  1339. b intr_save
  1340. ldi 17,%r8
  1341. dtlb_fault:
  1342. b intr_save
  1343. ldi 15,%r8
  1344. /* Register saving semantics for system calls:
  1345. %r1 clobbered by system call macro in userspace
  1346. %r2 saved in PT_REGS by gateway page
  1347. %r3 - %r18 preserved by C code (saved by signal code)
  1348. %r19 - %r20 saved in PT_REGS by gateway page
  1349. %r21 - %r22 non-standard syscall args
  1350. stored in kernel stack by gateway page
  1351. %r23 - %r26 arg3-arg0, saved in PT_REGS by gateway page
  1352. %r27 - %r30 saved in PT_REGS by gateway page
  1353. %r31 syscall return pointer
  1354. */
  1355. /* Floating point registers (FIXME: what do we do with these?)
  1356. %fr0 - %fr3 status/exception, not preserved
  1357. %fr4 - %fr7 arguments
  1358. %fr8 - %fr11 not preserved by C code
  1359. %fr12 - %fr21 preserved by C code
  1360. %fr22 - %fr31 not preserved by C code
  1361. */
  1362. .macro reg_save regs
  1363. STREG %r3, PT_GR3(\regs)
  1364. STREG %r4, PT_GR4(\regs)
  1365. STREG %r5, PT_GR5(\regs)
  1366. STREG %r6, PT_GR6(\regs)
  1367. STREG %r7, PT_GR7(\regs)
  1368. STREG %r8, PT_GR8(\regs)
  1369. STREG %r9, PT_GR9(\regs)
  1370. STREG %r10,PT_GR10(\regs)
  1371. STREG %r11,PT_GR11(\regs)
  1372. STREG %r12,PT_GR12(\regs)
  1373. STREG %r13,PT_GR13(\regs)
  1374. STREG %r14,PT_GR14(\regs)
  1375. STREG %r15,PT_GR15(\regs)
  1376. STREG %r16,PT_GR16(\regs)
  1377. STREG %r17,PT_GR17(\regs)
  1378. STREG %r18,PT_GR18(\regs)
  1379. .endm
  1380. .macro reg_restore regs
  1381. LDREG PT_GR3(\regs), %r3
  1382. LDREG PT_GR4(\regs), %r4
  1383. LDREG PT_GR5(\regs), %r5
  1384. LDREG PT_GR6(\regs), %r6
  1385. LDREG PT_GR7(\regs), %r7
  1386. LDREG PT_GR8(\regs), %r8
  1387. LDREG PT_GR9(\regs), %r9
  1388. LDREG PT_GR10(\regs),%r10
  1389. LDREG PT_GR11(\regs),%r11
  1390. LDREG PT_GR12(\regs),%r12
  1391. LDREG PT_GR13(\regs),%r13
  1392. LDREG PT_GR14(\regs),%r14
  1393. LDREG PT_GR15(\regs),%r15
  1394. LDREG PT_GR16(\regs),%r16
  1395. LDREG PT_GR17(\regs),%r17
  1396. LDREG PT_GR18(\regs),%r18
  1397. .endm
  1398. ENTRY(sys_fork_wrapper)
  1399. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30), %r1
  1400. ldo TASK_REGS(%r1),%r1
  1401. reg_save %r1
  1402. mfctl %cr27, %r3
  1403. STREG %r3, PT_CR27(%r1)
  1404. STREG %r2,-RP_OFFSET(%r30)
  1405. ldo FRAME_SIZE(%r30),%r30
  1406. #ifdef CONFIG_64BIT
  1407. ldo -16(%r30),%r29 /* Reference param save area */
  1408. #endif
  1409. /* These are call-clobbered registers and therefore
  1410. also syscall-clobbered (we hope). */
  1411. STREG %r2,PT_GR19(%r1) /* save for child */
  1412. STREG %r30,PT_GR21(%r1)
  1413. LDREG PT_GR30(%r1),%r25
  1414. copy %r1,%r24
  1415. BL sys_clone,%r2
  1416. ldi SIGCHLD,%r26
  1417. LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
  1418. wrapper_exit:
  1419. ldo -FRAME_SIZE(%r30),%r30 /* get the stackframe */
  1420. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1421. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1422. LDREG PT_CR27(%r1), %r3
  1423. mtctl %r3, %cr27
  1424. reg_restore %r1
  1425. /* strace expects syscall # to be preserved in r20 */
  1426. ldi __NR_fork,%r20
  1427. bv %r0(%r2)
  1428. STREG %r20,PT_GR20(%r1)
  1429. ENDPROC(sys_fork_wrapper)
  1430. /* Set the return value for the child */
  1431. ENTRY(child_return)
  1432. BL schedule_tail, %r2
  1433. nop
  1434. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE-FRAME_SIZE(%r30), %r1
  1435. LDREG TASK_PT_GR19(%r1),%r2
  1436. b wrapper_exit
  1437. copy %r0,%r28
  1438. ENDPROC(child_return)
  1439. ENTRY(sys_clone_wrapper)
  1440. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1441. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1442. reg_save %r1
  1443. mfctl %cr27, %r3
  1444. STREG %r3, PT_CR27(%r1)
  1445. STREG %r2,-RP_OFFSET(%r30)
  1446. ldo FRAME_SIZE(%r30),%r30
  1447. #ifdef CONFIG_64BIT
  1448. ldo -16(%r30),%r29 /* Reference param save area */
  1449. #endif
  1450. /* WARNING - Clobbers r19 and r21, userspace must save these! */
  1451. STREG %r2,PT_GR19(%r1) /* save for child */
  1452. STREG %r30,PT_GR21(%r1)
  1453. BL sys_clone,%r2
  1454. copy %r1,%r24
  1455. b wrapper_exit
  1456. LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
  1457. ENDPROC(sys_clone_wrapper)
  1458. ENTRY(sys_vfork_wrapper)
  1459. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1460. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1461. reg_save %r1
  1462. mfctl %cr27, %r3
  1463. STREG %r3, PT_CR27(%r1)
  1464. STREG %r2,-RP_OFFSET(%r30)
  1465. ldo FRAME_SIZE(%r30),%r30
  1466. #ifdef CONFIG_64BIT
  1467. ldo -16(%r30),%r29 /* Reference param save area */
  1468. #endif
  1469. STREG %r2,PT_GR19(%r1) /* save for child */
  1470. STREG %r30,PT_GR21(%r1)
  1471. BL sys_vfork,%r2
  1472. copy %r1,%r26
  1473. b wrapper_exit
  1474. LDREG -RP_OFFSET-FRAME_SIZE(%r30),%r2
  1475. ENDPROC(sys_vfork_wrapper)
  1476. .macro execve_wrapper execve
  1477. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1478. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1479. /*
  1480. * Do we need to save/restore r3-r18 here?
  1481. * I don't think so. why would new thread need old
  1482. * threads registers?
  1483. */
  1484. /* %arg0 - %arg3 are already saved for us. */
  1485. STREG %r2,-RP_OFFSET(%r30)
  1486. ldo FRAME_SIZE(%r30),%r30
  1487. #ifdef CONFIG_64BIT
  1488. ldo -16(%r30),%r29 /* Reference param save area */
  1489. #endif
  1490. BL \execve,%r2
  1491. copy %r1,%arg0
  1492. ldo -FRAME_SIZE(%r30),%r30
  1493. LDREG -RP_OFFSET(%r30),%r2
  1494. /* If exec succeeded we need to load the args */
  1495. ldo -1024(%r0),%r1
  1496. cmpb,>>= %r28,%r1,error_\execve
  1497. copy %r2,%r19
  1498. error_\execve:
  1499. bv %r0(%r19)
  1500. nop
  1501. .endm
  1502. .import sys_execve
  1503. ENTRY(sys_execve_wrapper)
  1504. execve_wrapper sys_execve
  1505. ENDPROC(sys_execve_wrapper)
  1506. #ifdef CONFIG_64BIT
  1507. .import sys32_execve
  1508. ENTRY(sys32_execve_wrapper)
  1509. execve_wrapper sys32_execve
  1510. ENDPROC(sys32_execve_wrapper)
  1511. #endif
  1512. ENTRY(sys_rt_sigreturn_wrapper)
  1513. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r26
  1514. ldo TASK_REGS(%r26),%r26 /* get pt regs */
  1515. /* Don't save regs, we are going to restore them from sigcontext. */
  1516. STREG %r2, -RP_OFFSET(%r30)
  1517. #ifdef CONFIG_64BIT
  1518. ldo FRAME_SIZE(%r30), %r30
  1519. BL sys_rt_sigreturn,%r2
  1520. ldo -16(%r30),%r29 /* Reference param save area */
  1521. #else
  1522. BL sys_rt_sigreturn,%r2
  1523. ldo FRAME_SIZE(%r30), %r30
  1524. #endif
  1525. ldo -FRAME_SIZE(%r30), %r30
  1526. LDREG -RP_OFFSET(%r30), %r2
  1527. /* FIXME: I think we need to restore a few more things here. */
  1528. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1529. ldo TASK_REGS(%r1),%r1 /* get pt regs */
  1530. reg_restore %r1
  1531. /* If the signal was received while the process was blocked on a
  1532. * syscall, then r2 will take us to syscall_exit; otherwise r2 will
  1533. * take us to syscall_exit_rfi and on to intr_return.
  1534. */
  1535. bv %r0(%r2)
  1536. LDREG PT_GR28(%r1),%r28 /* reload original r28 for syscall_exit */
  1537. ENDPROC(sys_rt_sigreturn_wrapper)
  1538. ENTRY(sys_sigaltstack_wrapper)
  1539. /* Get the user stack pointer */
  1540. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1541. ldo TASK_REGS(%r1),%r24 /* get pt regs */
  1542. LDREG TASK_PT_GR30(%r24),%r24
  1543. STREG %r2, -RP_OFFSET(%r30)
  1544. #ifdef CONFIG_64BIT
  1545. ldo FRAME_SIZE(%r30), %r30
  1546. BL do_sigaltstack,%r2
  1547. ldo -16(%r30),%r29 /* Reference param save area */
  1548. #else
  1549. BL do_sigaltstack,%r2
  1550. ldo FRAME_SIZE(%r30), %r30
  1551. #endif
  1552. ldo -FRAME_SIZE(%r30), %r30
  1553. LDREG -RP_OFFSET(%r30), %r2
  1554. bv %r0(%r2)
  1555. nop
  1556. ENDPROC(sys_sigaltstack_wrapper)
  1557. #ifdef CONFIG_64BIT
  1558. ENTRY(sys32_sigaltstack_wrapper)
  1559. /* Get the user stack pointer */
  1560. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r24
  1561. LDREG TASK_PT_GR30(%r24),%r24
  1562. STREG %r2, -RP_OFFSET(%r30)
  1563. ldo FRAME_SIZE(%r30), %r30
  1564. BL do_sigaltstack32,%r2
  1565. ldo -16(%r30),%r29 /* Reference param save area */
  1566. ldo -FRAME_SIZE(%r30), %r30
  1567. LDREG -RP_OFFSET(%r30), %r2
  1568. bv %r0(%r2)
  1569. nop
  1570. ENDPROC(sys32_sigaltstack_wrapper)
  1571. #endif
  1572. ENTRY(syscall_exit)
  1573. /* NOTE: HP-UX syscalls also come through here
  1574. * after hpux_syscall_exit fixes up return
  1575. * values. */
  1576. /* NOTE: Not all syscalls exit this way. rt_sigreturn will exit
  1577. * via syscall_exit_rfi if the signal was received while the process
  1578. * was running.
  1579. */
  1580. /* save return value now */
  1581. mfctl %cr30, %r1
  1582. LDREG TI_TASK(%r1),%r1
  1583. STREG %r28,TASK_PT_GR28(%r1)
  1584. #ifdef CONFIG_HPUX
  1585. /* <linux/personality.h> cannot be easily included */
  1586. #define PER_HPUX 0x10
  1587. ldw TASK_PERSONALITY(%r1),%r19
  1588. /* We can't use "CMPIB<> PER_HPUX" since "im5" field is sign extended */
  1589. ldo -PER_HPUX(%r19), %r19
  1590. cmpib,COND(<>),n 0,%r19,1f
  1591. /* Save other hpux returns if personality is PER_HPUX */
  1592. STREG %r22,TASK_PT_GR22(%r1)
  1593. STREG %r29,TASK_PT_GR29(%r1)
  1594. 1:
  1595. #endif /* CONFIG_HPUX */
  1596. /* Seems to me that dp could be wrong here, if the syscall involved
  1597. * calling a module, and nothing got round to restoring dp on return.
  1598. */
  1599. loadgp
  1600. syscall_check_resched:
  1601. /* check for reschedule */
  1602. LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19 /* long */
  1603. bb,<,n %r19, 31-TIF_NEED_RESCHED, syscall_do_resched /* forward */
  1604. .import do_signal,code
  1605. syscall_check_sig:
  1606. LDREG TI_FLAGS-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r19
  1607. ldi (_TIF_SIGPENDING|_TIF_RESTORE_SIGMASK), %r26
  1608. and,COND(<>) %r19, %r26, %r0
  1609. b,n syscall_restore /* skip past if we've nothing to do */
  1610. syscall_do_signal:
  1611. /* Save callee-save registers (for sigcontext).
  1612. * FIXME: After this point the process structure should be
  1613. * consistent with all the relevant state of the process
  1614. * before the syscall. We need to verify this.
  1615. */
  1616. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1617. ldo TASK_REGS(%r1), %r26 /* struct pt_regs *regs */
  1618. reg_save %r26
  1619. #ifdef CONFIG_64BIT
  1620. ldo -16(%r30),%r29 /* Reference param save area */
  1621. #endif
  1622. BL do_notify_resume,%r2
  1623. ldi 1, %r25 /* long in_syscall = 1 */
  1624. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1625. ldo TASK_REGS(%r1), %r20 /* reload pt_regs */
  1626. reg_restore %r20
  1627. b,n syscall_check_sig
  1628. syscall_restore:
  1629. /* Are we being ptraced? */
  1630. LDREG TI_TASK-THREAD_SZ_ALGN-FRAME_SIZE(%r30),%r1
  1631. ldw TASK_PTRACE(%r1), %r19
  1632. bb,< %r19,31,syscall_restore_rfi
  1633. nop
  1634. ldo TASK_PT_FR31(%r1),%r19 /* reload fpregs */
  1635. rest_fp %r19
  1636. LDREG TASK_PT_SAR(%r1),%r19 /* restore SAR */
  1637. mtsar %r19
  1638. LDREG TASK_PT_GR2(%r1),%r2 /* restore user rp */
  1639. LDREG TASK_PT_GR19(%r1),%r19
  1640. LDREG TASK_PT_GR20(%r1),%r20
  1641. LDREG TASK_PT_GR21(%r1),%r21
  1642. LDREG TASK_PT_GR22(%r1),%r22
  1643. LDREG TASK_PT_GR23(%r1),%r23
  1644. LDREG TASK_PT_GR24(%r1),%r24
  1645. LDREG TASK_PT_GR25(%r1),%r25
  1646. LDREG TASK_PT_GR26(%r1),%r26
  1647. LDREG TASK_PT_GR27(%r1),%r27 /* restore user dp */
  1648. LDREG TASK_PT_GR28(%r1),%r28 /* syscall return value */
  1649. LDREG TASK_PT_GR29(%r1),%r29
  1650. LDREG TASK_PT_GR31(%r1),%r31 /* restore syscall rp */
  1651. /* NOTE: We use rsm/ssm pair to make this operation atomic */
  1652. rsm PSW_SM_I, %r0
  1653. LDREG TASK_PT_GR30(%r1),%r30 /* restore user sp */
  1654. mfsp %sr3,%r1 /* Get users space id */
  1655. mtsp %r1,%sr7 /* Restore sr7 */
  1656. ssm PSW_SM_I, %r0
  1657. /* Set sr2 to zero for userspace syscalls to work. */
  1658. mtsp %r0,%sr2
  1659. mtsp %r1,%sr4 /* Restore sr4 */
  1660. mtsp %r1,%sr5 /* Restore sr5 */
  1661. mtsp %r1,%sr6 /* Restore sr6 */
  1662. depi 3,31,2,%r31 /* ensure return to user mode. */
  1663. #ifdef CONFIG_64BIT
  1664. /* decide whether to reset the wide mode bit
  1665. *
  1666. * For a syscall, the W bit is stored in the lowest bit
  1667. * of sp. Extract it and reset W if it is zero */
  1668. extrd,u,*<> %r30,63,1,%r1
  1669. rsm PSW_SM_W, %r0
  1670. /* now reset the lowest bit of sp if it was set */
  1671. xor %r30,%r1,%r30
  1672. #endif
  1673. be,n 0(%sr3,%r31) /* return to user space */
  1674. /* We have to return via an RFI, so that PSW T and R bits can be set
  1675. * appropriately.
  1676. * This sets up pt_regs so we can return via intr_restore, which is not
  1677. * the most efficient way of doing things, but it works.
  1678. */
  1679. syscall_restore_rfi:
  1680. ldo -1(%r0),%r2 /* Set recovery cntr to -1 */
  1681. mtctl %r2,%cr0 /* for immediate trap */
  1682. LDREG TASK_PT_PSW(%r1),%r2 /* Get old PSW */
  1683. ldi 0x0b,%r20 /* Create new PSW */
  1684. depi -1,13,1,%r20 /* C, Q, D, and I bits */
  1685. /* The values of PA_SINGLESTEP_BIT and PA_BLOCKSTEP_BIT are
  1686. * set in include/linux/ptrace.h and converted to PA bitmap
  1687. * numbers in asm-offsets.c */
  1688. /* if ((%r19.PA_SINGLESTEP_BIT)) { %r20.27=1} */
  1689. extru,= %r19,PA_SINGLESTEP_BIT,1,%r0
  1690. depi -1,27,1,%r20 /* R bit */
  1691. /* if ((%r19.PA_BLOCKSTEP_BIT)) { %r20.7=1} */
  1692. extru,= %r19,PA_BLOCKSTEP_BIT,1,%r0
  1693. depi -1,7,1,%r20 /* T bit */
  1694. STREG %r20,TASK_PT_PSW(%r1)
  1695. /* Always store space registers, since sr3 can be changed (e.g. fork) */
  1696. mfsp %sr3,%r25
  1697. STREG %r25,TASK_PT_SR3(%r1)
  1698. STREG %r25,TASK_PT_SR4(%r1)
  1699. STREG %r25,TASK_PT_SR5(%r1)
  1700. STREG %r25,TASK_PT_SR6(%r1)
  1701. STREG %r25,TASK_PT_SR7(%r1)
  1702. STREG %r25,TASK_PT_IASQ0(%r1)
  1703. STREG %r25,TASK_PT_IASQ1(%r1)
  1704. /* XXX W bit??? */
  1705. /* Now if old D bit is clear, it means we didn't save all registers
  1706. * on syscall entry, so do that now. This only happens on TRACEME
  1707. * calls, or if someone attached to us while we were on a syscall.
  1708. * We could make this more efficient by not saving r3-r18, but
  1709. * then we wouldn't be able to use the common intr_restore path.
  1710. * It is only for traced processes anyway, so performance is not
  1711. * an issue.
  1712. */
  1713. bb,< %r2,30,pt_regs_ok /* Branch if D set */
  1714. ldo TASK_REGS(%r1),%r25
  1715. reg_save %r25 /* Save r3 to r18 */
  1716. /* Save the current sr */
  1717. mfsp %sr0,%r2
  1718. STREG %r2,TASK_PT_SR0(%r1)
  1719. /* Save the scratch sr */
  1720. mfsp %sr1,%r2
  1721. STREG %r2,TASK_PT_SR1(%r1)
  1722. /* sr2 should be set to zero for userspace syscalls */
  1723. STREG %r0,TASK_PT_SR2(%r1)
  1724. pt_regs_ok:
  1725. LDREG TASK_PT_GR31(%r1),%r2
  1726. depi 3,31,2,%r2 /* ensure return to user mode. */
  1727. STREG %r2,TASK_PT_IAOQ0(%r1)
  1728. ldo 4(%r2),%r2
  1729. STREG %r2,TASK_PT_IAOQ1(%r1)
  1730. copy %r25,%r16
  1731. b intr_restore
  1732. nop
  1733. .import schedule,code
  1734. syscall_do_resched:
  1735. BL schedule,%r2
  1736. #ifdef CONFIG_64BIT
  1737. ldo -16(%r30),%r29 /* Reference param save area */
  1738. #else
  1739. nop
  1740. #endif
  1741. b syscall_check_resched /* if resched, we start over again */
  1742. nop
  1743. ENDPROC(syscall_exit)
  1744. get_register:
  1745. /*
  1746. * get_register is used by the non access tlb miss handlers to
  1747. * copy the value of the general register specified in r8 into
  1748. * r1. This routine can't be used for shadowed registers, since
  1749. * the rfir will restore the original value. So, for the shadowed
  1750. * registers we put a -1 into r1 to indicate that the register
  1751. * should not be used (the register being copied could also have
  1752. * a -1 in it, but that is OK, it just means that we will have
  1753. * to use the slow path instead).
  1754. */
  1755. blr %r8,%r0
  1756. nop
  1757. bv %r0(%r25) /* r0 */
  1758. copy %r0,%r1
  1759. bv %r0(%r25) /* r1 - shadowed */
  1760. ldi -1,%r1
  1761. bv %r0(%r25) /* r2 */
  1762. copy %r2,%r1
  1763. bv %r0(%r25) /* r3 */
  1764. copy %r3,%r1
  1765. bv %r0(%r25) /* r4 */
  1766. copy %r4,%r1
  1767. bv %r0(%r25) /* r5 */
  1768. copy %r5,%r1
  1769. bv %r0(%r25) /* r6 */
  1770. copy %r6,%r1
  1771. bv %r0(%r25) /* r7 */
  1772. copy %r7,%r1
  1773. bv %r0(%r25) /* r8 - shadowed */
  1774. ldi -1,%r1
  1775. bv %r0(%r25) /* r9 - shadowed */
  1776. ldi -1,%r1
  1777. bv %r0(%r25) /* r10 */
  1778. copy %r10,%r1
  1779. bv %r0(%r25) /* r11 */
  1780. copy %r11,%r1
  1781. bv %r0(%r25) /* r12 */
  1782. copy %r12,%r1
  1783. bv %r0(%r25) /* r13 */
  1784. copy %r13,%r1
  1785. bv %r0(%r25) /* r14 */
  1786. copy %r14,%r1
  1787. bv %r0(%r25) /* r15 */
  1788. copy %r15,%r1
  1789. bv %r0(%r25) /* r16 - shadowed */
  1790. ldi -1,%r1
  1791. bv %r0(%r25) /* r17 - shadowed */
  1792. ldi -1,%r1
  1793. bv %r0(%r25) /* r18 */
  1794. copy %r18,%r1
  1795. bv %r0(%r25) /* r19 */
  1796. copy %r19,%r1
  1797. bv %r0(%r25) /* r20 */
  1798. copy %r20,%r1
  1799. bv %r0(%r25) /* r21 */
  1800. copy %r21,%r1
  1801. bv %r0(%r25) /* r22 */
  1802. copy %r22,%r1
  1803. bv %r0(%r25) /* r23 */
  1804. copy %r23,%r1
  1805. bv %r0(%r25) /* r24 - shadowed */
  1806. ldi -1,%r1
  1807. bv %r0(%r25) /* r25 - shadowed */
  1808. ldi -1,%r1
  1809. bv %r0(%r25) /* r26 */
  1810. copy %r26,%r1
  1811. bv %r0(%r25) /* r27 */
  1812. copy %r27,%r1
  1813. bv %r0(%r25) /* r28 */
  1814. copy %r28,%r1
  1815. bv %r0(%r25) /* r29 */
  1816. copy %r29,%r1
  1817. bv %r0(%r25) /* r30 */
  1818. copy %r30,%r1
  1819. bv %r0(%r25) /* r31 */
  1820. copy %r31,%r1
  1821. set_register:
  1822. /*
  1823. * set_register is used by the non access tlb miss handlers to
  1824. * copy the value of r1 into the general register specified in
  1825. * r8.
  1826. */
  1827. blr %r8,%r0
  1828. nop
  1829. bv %r0(%r25) /* r0 (silly, but it is a place holder) */
  1830. copy %r1,%r0
  1831. bv %r0(%r25) /* r1 */
  1832. copy %r1,%r1
  1833. bv %r0(%r25) /* r2 */
  1834. copy %r1,%r2
  1835. bv %r0(%r25) /* r3 */
  1836. copy %r1,%r3
  1837. bv %r0(%r25) /* r4 */
  1838. copy %r1,%r4
  1839. bv %r0(%r25) /* r5 */
  1840. copy %r1,%r5
  1841. bv %r0(%r25) /* r6 */
  1842. copy %r1,%r6
  1843. bv %r0(%r25) /* r7 */
  1844. copy %r1,%r7
  1845. bv %r0(%r25) /* r8 */
  1846. copy %r1,%r8
  1847. bv %r0(%r25) /* r9 */
  1848. copy %r1,%r9
  1849. bv %r0(%r25) /* r10 */
  1850. copy %r1,%r10
  1851. bv %r0(%r25) /* r11 */
  1852. copy %r1,%r11
  1853. bv %r0(%r25) /* r12 */
  1854. copy %r1,%r12
  1855. bv %r0(%r25) /* r13 */
  1856. copy %r1,%r13
  1857. bv %r0(%r25) /* r14 */
  1858. copy %r1,%r14
  1859. bv %r0(%r25) /* r15 */
  1860. copy %r1,%r15
  1861. bv %r0(%r25) /* r16 */
  1862. copy %r1,%r16
  1863. bv %r0(%r25) /* r17 */
  1864. copy %r1,%r17
  1865. bv %r0(%r25) /* r18 */
  1866. copy %r1,%r18
  1867. bv %r0(%r25) /* r19 */
  1868. copy %r1,%r19
  1869. bv %r0(%r25) /* r20 */
  1870. copy %r1,%r20
  1871. bv %r0(%r25) /* r21 */
  1872. copy %r1,%r21
  1873. bv %r0(%r25) /* r22 */
  1874. copy %r1,%r22
  1875. bv %r0(%r25) /* r23 */
  1876. copy %r1,%r23
  1877. bv %r0(%r25) /* r24 */
  1878. copy %r1,%r24
  1879. bv %r0(%r25) /* r25 */
  1880. copy %r1,%r25
  1881. bv %r0(%r25) /* r26 */
  1882. copy %r1,%r26
  1883. bv %r0(%r25) /* r27 */
  1884. copy %r1,%r27
  1885. bv %r0(%r25) /* r28 */
  1886. copy %r1,%r28
  1887. bv %r0(%r25) /* r29 */
  1888. copy %r1,%r29
  1889. bv %r0(%r25) /* r30 */
  1890. copy %r1,%r30
  1891. bv %r0(%r25) /* r31 */
  1892. copy %r1,%r31