irq.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128
  1. /*
  2. * Copyright 2001 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc.
  4. * ahennessy@mvista.com
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. *
  10. * Copyright (C) 2000-2001 Toshiba Corporation
  11. *
  12. * This program is free software; you can redistribute it and/or modify it
  13. * under the terms of the GNU General Public License as published by the
  14. * Free Software Foundation; either version 2 of the License, or (at your
  15. * option) any later version.
  16. *
  17. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  18. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  19. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  20. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  21. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  22. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  23. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  24. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  25. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  26. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  27. *
  28. * You should have received a copy of the GNU General Public License along
  29. * with this program; if not, write to the Free Software Foundation, Inc.,
  30. * 675 Mass Ave, Cambridge, MA 02139, USA.
  31. */
  32. #include <linux/init.h>
  33. #include <linux/types.h>
  34. #include <linux/interrupt.h>
  35. #include <asm/io.h>
  36. #include <asm/mipsregs.h>
  37. #include <asm/txx9/generic.h>
  38. #include <asm/txx9/jmr3927.h>
  39. #if JMR3927_IRQ_END > NR_IRQS
  40. #error JMR3927_IRQ_END > NR_IRQS
  41. #endif
  42. /*
  43. * CP0_STATUS is a thread's resource (saved/restored on context switch).
  44. * So disable_irq/enable_irq MUST handle IOC/IRC registers.
  45. */
  46. static void mask_irq_ioc(unsigned int irq)
  47. {
  48. /* 0: mask */
  49. unsigned int irq_nr = irq - JMR3927_IRQ_IOC;
  50. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  51. unsigned int bit = 1 << irq_nr;
  52. jmr3927_ioc_reg_out(imask & ~bit, JMR3927_IOC_INTM_ADDR);
  53. /* flush write buffer */
  54. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  55. }
  56. static void unmask_irq_ioc(unsigned int irq)
  57. {
  58. /* 0: mask */
  59. unsigned int irq_nr = irq - JMR3927_IRQ_IOC;
  60. unsigned char imask = jmr3927_ioc_reg_in(JMR3927_IOC_INTM_ADDR);
  61. unsigned int bit = 1 << irq_nr;
  62. jmr3927_ioc_reg_out(imask | bit, JMR3927_IOC_INTM_ADDR);
  63. /* flush write buffer */
  64. (void)jmr3927_ioc_reg_in(JMR3927_IOC_REV_ADDR);
  65. }
  66. static int jmr3927_ioc_irqroute(void)
  67. {
  68. unsigned char istat = jmr3927_ioc_reg_in(JMR3927_IOC_INTS2_ADDR);
  69. int i;
  70. for (i = 0; i < JMR3927_NR_IRQ_IOC; i++) {
  71. if (istat & (1 << i))
  72. return JMR3927_IRQ_IOC + i;
  73. }
  74. return -1;
  75. }
  76. static int jmr3927_irq_dispatch(int pending)
  77. {
  78. int irq;
  79. if ((pending & CAUSEF_IP7) == 0)
  80. return -1;
  81. irq = (pending >> CAUSEB_IP2) & 0x0f;
  82. irq += JMR3927_IRQ_IRC;
  83. if (irq == JMR3927_IRQ_IOCINT)
  84. irq = jmr3927_ioc_irqroute();
  85. return irq;
  86. }
  87. static struct irq_chip jmr3927_irq_ioc = {
  88. .name = "jmr3927_ioc",
  89. .ack = mask_irq_ioc,
  90. .mask = mask_irq_ioc,
  91. .mask_ack = mask_irq_ioc,
  92. .unmask = unmask_irq_ioc,
  93. };
  94. void __init jmr3927_irq_setup(void)
  95. {
  96. int i;
  97. txx9_irq_dispatch = jmr3927_irq_dispatch;
  98. /* Now, interrupt control disabled, */
  99. /* all IRC interrupts are masked, */
  100. /* all IRC interrupt mode are Low Active. */
  101. /* mask all IOC interrupts */
  102. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTM_ADDR);
  103. /* setup IOC interrupt mode (SOFT:High Active, Others:Low Active) */
  104. jmr3927_ioc_reg_out(JMR3927_IOC_INTF_SOFT, JMR3927_IOC_INTP_ADDR);
  105. /* clear PCI Soft interrupts */
  106. jmr3927_ioc_reg_out(0, JMR3927_IOC_INTS1_ADDR);
  107. /* clear PCI Reset interrupts */
  108. jmr3927_ioc_reg_out(0, JMR3927_IOC_RESET_ADDR);
  109. tx3927_irq_init();
  110. for (i = JMR3927_IRQ_IOC; i < JMR3927_IRQ_IOC + JMR3927_NR_IRQ_IOC; i++)
  111. set_irq_chip_and_handler(i, &jmr3927_irq_ioc, handle_level_irq);
  112. /* setup IOC interrupt 1 (PCI, MODEM) */
  113. set_irq_chained_handler(JMR3927_IRQ_IOCINT, handle_simple_irq);
  114. }