smp.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185
  1. /*
  2. * Copyright (C) 2001, 2002, 2003 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/init.h>
  19. #include <linux/delay.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/smp.h>
  22. #include <linux/kernel_stat.h>
  23. #include <asm/mmu_context.h>
  24. #include <asm/io.h>
  25. #include <asm/fw/cfe/cfe_api.h>
  26. #include <asm/sibyte/sb1250.h>
  27. #include <asm/sibyte/sb1250_regs.h>
  28. #include <asm/sibyte/sb1250_int.h>
  29. static void *mailbox_set_regs[] = {
  30. IOADDR(A_IMR_CPU0_BASE + R_IMR_MAILBOX_SET_CPU),
  31. IOADDR(A_IMR_CPU1_BASE + R_IMR_MAILBOX_SET_CPU)
  32. };
  33. static void *mailbox_clear_regs[] = {
  34. IOADDR(A_IMR_CPU0_BASE + R_IMR_MAILBOX_CLR_CPU),
  35. IOADDR(A_IMR_CPU1_BASE + R_IMR_MAILBOX_CLR_CPU)
  36. };
  37. static void *mailbox_regs[] = {
  38. IOADDR(A_IMR_CPU0_BASE + R_IMR_MAILBOX_CPU),
  39. IOADDR(A_IMR_CPU1_BASE + R_IMR_MAILBOX_CPU)
  40. };
  41. /*
  42. * SMP init and finish on secondary CPUs
  43. */
  44. void __cpuinit sb1250_smp_init(void)
  45. {
  46. unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
  47. STATUSF_IP1 | STATUSF_IP0;
  48. /* Set interrupt mask, but don't enable */
  49. change_c0_status(ST0_IM, imask);
  50. }
  51. /*
  52. * These are routines for dealing with the sb1250 smp capabilities
  53. * independent of board/firmware
  54. */
  55. /*
  56. * Simple enough; everything is set up, so just poke the appropriate mailbox
  57. * register, and we should be set
  58. */
  59. static void sb1250_send_ipi_single(int cpu, unsigned int action)
  60. {
  61. __raw_writeq((((u64)action) << 48), mailbox_set_regs[cpu]);
  62. }
  63. static inline void sb1250_send_ipi_mask(cpumask_t mask, unsigned int action)
  64. {
  65. unsigned int i;
  66. for_each_cpu_mask(i, mask)
  67. sb1250_send_ipi_single(i, action);
  68. }
  69. /*
  70. * Code to run on secondary just after probing the CPU
  71. */
  72. static void __cpuinit sb1250_init_secondary(void)
  73. {
  74. extern void sb1250_smp_init(void);
  75. sb1250_smp_init();
  76. }
  77. /*
  78. * Do any tidying up before marking online and running the idle
  79. * loop
  80. */
  81. static void __cpuinit sb1250_smp_finish(void)
  82. {
  83. extern void sb1250_clockevent_init(void);
  84. sb1250_clockevent_init();
  85. local_irq_enable();
  86. }
  87. /*
  88. * Final cleanup after all secondaries booted
  89. */
  90. static void sb1250_cpus_done(void)
  91. {
  92. }
  93. /*
  94. * Setup the PC, SP, and GP of a secondary processor and start it
  95. * running!
  96. */
  97. static void __cpuinit sb1250_boot_secondary(int cpu, struct task_struct *idle)
  98. {
  99. int retval;
  100. retval = cfe_cpu_start(cpu_logical_map(cpu), &smp_bootstrap,
  101. __KSTK_TOS(idle),
  102. (unsigned long)task_thread_info(idle), 0);
  103. if (retval != 0)
  104. printk("cfe_start_cpu(%i) returned %i\n" , cpu, retval);
  105. }
  106. /*
  107. * Use CFE to find out how many CPUs are available, setting up
  108. * phys_cpu_present_map and the logical/physical mappings.
  109. * XXXKW will the boot CPU ever not be physical 0?
  110. *
  111. * Common setup before any secondaries are started
  112. */
  113. static void __init sb1250_smp_setup(void)
  114. {
  115. int i, num;
  116. cpus_clear(phys_cpu_present_map);
  117. cpu_set(0, phys_cpu_present_map);
  118. __cpu_number_map[0] = 0;
  119. __cpu_logical_map[0] = 0;
  120. for (i = 1, num = 0; i < NR_CPUS; i++) {
  121. if (cfe_cpu_stop(i) == 0) {
  122. cpu_set(i, phys_cpu_present_map);
  123. __cpu_number_map[i] = ++num;
  124. __cpu_logical_map[num] = i;
  125. }
  126. }
  127. printk(KERN_INFO "Detected %i available secondary CPU(s)\n", num);
  128. }
  129. static void __init sb1250_prepare_cpus(unsigned int max_cpus)
  130. {
  131. }
  132. struct plat_smp_ops sb_smp_ops = {
  133. .send_ipi_single = sb1250_send_ipi_single,
  134. .send_ipi_mask = sb1250_send_ipi_mask,
  135. .init_secondary = sb1250_init_secondary,
  136. .smp_finish = sb1250_smp_finish,
  137. .cpus_done = sb1250_cpus_done,
  138. .boot_secondary = sb1250_boot_secondary,
  139. .smp_setup = sb1250_smp_setup,
  140. .prepare_cpus = sb1250_prepare_cpus,
  141. };
  142. void sb1250_mailbox_interrupt(void)
  143. {
  144. int cpu = smp_processor_id();
  145. unsigned int action;
  146. kstat_this_cpu.irqs[K_INT_MBOX_0]++;
  147. /* Load the mailbox register to figure out what we're supposed to do */
  148. action = (____raw_readq(mailbox_regs[cpu]) >> 48) & 0xffff;
  149. /* Clear the mailbox to clear the interrupt */
  150. ____raw_writeq(((u64)action) << 48, mailbox_clear_regs[cpu]);
  151. /*
  152. * Nothing to do for SMP_RESCHEDULE_YOURSELF; returning from the
  153. * interrupt will do the reschedule for us
  154. */
  155. if (action & SMP_CALL_FUNCTION)
  156. smp_call_function_interrupt();
  157. }