irq.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /*
  2. * Copyright (C) 2000, 2001, 2002, 2003 Broadcom Corporation
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version 2
  7. * of the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/init.h>
  20. #include <linux/linkage.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/smp.h>
  24. #include <linux/mm.h>
  25. #include <linux/slab.h>
  26. #include <linux/kernel_stat.h>
  27. #include <asm/errno.h>
  28. #include <asm/signal.h>
  29. #include <asm/system.h>
  30. #include <asm/time.h>
  31. #include <asm/io.h>
  32. #include <asm/sibyte/sb1250_regs.h>
  33. #include <asm/sibyte/sb1250_int.h>
  34. #include <asm/sibyte/sb1250_uart.h>
  35. #include <asm/sibyte/sb1250_scd.h>
  36. #include <asm/sibyte/sb1250.h>
  37. /*
  38. * These are the routines that handle all the low level interrupt stuff.
  39. * Actions handled here are: initialization of the interrupt map, requesting of
  40. * interrupt lines by handlers, dispatching if interrupts to handlers, probing
  41. * for interrupt lines
  42. */
  43. static void end_sb1250_irq(unsigned int irq);
  44. static void enable_sb1250_irq(unsigned int irq);
  45. static void disable_sb1250_irq(unsigned int irq);
  46. static void ack_sb1250_irq(unsigned int irq);
  47. #ifdef CONFIG_SMP
  48. static void sb1250_set_affinity(unsigned int irq, cpumask_t mask);
  49. #endif
  50. #ifdef CONFIG_SIBYTE_HAS_LDT
  51. extern unsigned long ldt_eoi_space;
  52. #endif
  53. static struct irq_chip sb1250_irq_type = {
  54. .name = "SB1250-IMR",
  55. .ack = ack_sb1250_irq,
  56. .mask = disable_sb1250_irq,
  57. .mask_ack = ack_sb1250_irq,
  58. .unmask = enable_sb1250_irq,
  59. .end = end_sb1250_irq,
  60. #ifdef CONFIG_SMP
  61. .set_affinity = sb1250_set_affinity
  62. #endif
  63. };
  64. /* Store the CPU id (not the logical number) */
  65. int sb1250_irq_owner[SB1250_NR_IRQS];
  66. DEFINE_SPINLOCK(sb1250_imr_lock);
  67. void sb1250_mask_irq(int cpu, int irq)
  68. {
  69. unsigned long flags;
  70. u64 cur_ints;
  71. spin_lock_irqsave(&sb1250_imr_lock, flags);
  72. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  73. R_IMR_INTERRUPT_MASK));
  74. cur_ints |= (((u64) 1) << irq);
  75. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  76. R_IMR_INTERRUPT_MASK));
  77. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  78. }
  79. void sb1250_unmask_irq(int cpu, int irq)
  80. {
  81. unsigned long flags;
  82. u64 cur_ints;
  83. spin_lock_irqsave(&sb1250_imr_lock, flags);
  84. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  85. R_IMR_INTERRUPT_MASK));
  86. cur_ints &= ~(((u64) 1) << irq);
  87. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  88. R_IMR_INTERRUPT_MASK));
  89. spin_unlock_irqrestore(&sb1250_imr_lock, flags);
  90. }
  91. #ifdef CONFIG_SMP
  92. static void sb1250_set_affinity(unsigned int irq, cpumask_t mask)
  93. {
  94. int i = 0, old_cpu, cpu, int_on;
  95. u64 cur_ints;
  96. struct irq_desc *desc = irq_desc + irq;
  97. unsigned long flags;
  98. i = first_cpu(mask);
  99. if (cpus_weight(mask) > 1) {
  100. printk("attempted to set irq affinity for irq %d to multiple CPUs\n", irq);
  101. return;
  102. }
  103. /* Convert logical CPU to physical CPU */
  104. cpu = cpu_logical_map(i);
  105. /* Protect against other affinity changers and IMR manipulation */
  106. spin_lock_irqsave(&desc->lock, flags);
  107. spin_lock(&sb1250_imr_lock);
  108. /* Swizzle each CPU's IMR (but leave the IP selection alone) */
  109. old_cpu = sb1250_irq_owner[irq];
  110. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(old_cpu) +
  111. R_IMR_INTERRUPT_MASK));
  112. int_on = !(cur_ints & (((u64) 1) << irq));
  113. if (int_on) {
  114. /* If it was on, mask it */
  115. cur_ints |= (((u64) 1) << irq);
  116. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(old_cpu) +
  117. R_IMR_INTERRUPT_MASK));
  118. }
  119. sb1250_irq_owner[irq] = cpu;
  120. if (int_on) {
  121. /* unmask for the new CPU */
  122. cur_ints = ____raw_readq(IOADDR(A_IMR_MAPPER(cpu) +
  123. R_IMR_INTERRUPT_MASK));
  124. cur_ints &= ~(((u64) 1) << irq);
  125. ____raw_writeq(cur_ints, IOADDR(A_IMR_MAPPER(cpu) +
  126. R_IMR_INTERRUPT_MASK));
  127. }
  128. spin_unlock(&sb1250_imr_lock);
  129. spin_unlock_irqrestore(&desc->lock, flags);
  130. }
  131. #endif
  132. /*****************************************************************************/
  133. static void disable_sb1250_irq(unsigned int irq)
  134. {
  135. sb1250_mask_irq(sb1250_irq_owner[irq], irq);
  136. }
  137. static void enable_sb1250_irq(unsigned int irq)
  138. {
  139. sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
  140. }
  141. static void ack_sb1250_irq(unsigned int irq)
  142. {
  143. #ifdef CONFIG_SIBYTE_HAS_LDT
  144. u64 pending;
  145. /*
  146. * If the interrupt was an HT interrupt, now is the time to
  147. * clear it. NOTE: we assume the HT bridge was set up to
  148. * deliver the interrupts to all CPUs (which makes affinity
  149. * changing easier for us)
  150. */
  151. pending = __raw_readq(IOADDR(A_IMR_REGISTER(sb1250_irq_owner[irq],
  152. R_IMR_LDT_INTERRUPT)));
  153. pending &= ((u64)1 << (irq));
  154. if (pending) {
  155. int i;
  156. for (i=0; i<NR_CPUS; i++) {
  157. int cpu;
  158. #ifdef CONFIG_SMP
  159. cpu = cpu_logical_map(i);
  160. #else
  161. cpu = i;
  162. #endif
  163. /*
  164. * Clear for all CPUs so an affinity switch
  165. * doesn't find an old status
  166. */
  167. __raw_writeq(pending,
  168. IOADDR(A_IMR_REGISTER(cpu,
  169. R_IMR_LDT_INTERRUPT_CLR)));
  170. }
  171. /*
  172. * Generate EOI. For Pass 1 parts, EOI is a nop. For
  173. * Pass 2, the LDT world may be edge-triggered, but
  174. * this EOI shouldn't hurt. If they are
  175. * level-sensitive, the EOI is required.
  176. */
  177. *(uint32_t *)(ldt_eoi_space+(irq<<16)+(7<<2)) = 0;
  178. }
  179. #endif
  180. sb1250_mask_irq(sb1250_irq_owner[irq], irq);
  181. }
  182. static void end_sb1250_irq(unsigned int irq)
  183. {
  184. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS))) {
  185. sb1250_unmask_irq(sb1250_irq_owner[irq], irq);
  186. }
  187. }
  188. void __init init_sb1250_irqs(void)
  189. {
  190. int i;
  191. for (i = 0; i < SB1250_NR_IRQS; i++) {
  192. set_irq_chip(i, &sb1250_irq_type);
  193. sb1250_irq_owner[i] = 0;
  194. }
  195. }
  196. /*
  197. * arch_init_irq is called early in the boot sequence from init/main.c via
  198. * init_IRQ. It is responsible for setting up the interrupt mapper and
  199. * installing the handler that will be responsible for dispatching interrupts
  200. * to the "right" place.
  201. */
  202. /*
  203. * For now, map all interrupts to IP[2]. We could save
  204. * some cycles by parceling out system interrupts to different
  205. * IP lines, but keep it simple for bringup. We'll also direct
  206. * all interrupts to a single CPU; we should probably route
  207. * PCI and LDT to one cpu and everything else to the other
  208. * to balance the load a bit.
  209. *
  210. * On the second cpu, everything is set to IP5, which is
  211. * ignored, EXCEPT the mailbox interrupt. That one is
  212. * set to IP[2] so it is handled. This is needed so we
  213. * can do cross-cpu function calls, as requred by SMP
  214. */
  215. #define IMR_IP2_VAL K_INT_MAP_I0
  216. #define IMR_IP3_VAL K_INT_MAP_I1
  217. #define IMR_IP4_VAL K_INT_MAP_I2
  218. #define IMR_IP5_VAL K_INT_MAP_I3
  219. #define IMR_IP6_VAL K_INT_MAP_I4
  220. void __init arch_init_irq(void)
  221. {
  222. unsigned int i;
  223. u64 tmp;
  224. unsigned int imask = STATUSF_IP4 | STATUSF_IP3 | STATUSF_IP2 |
  225. STATUSF_IP1 | STATUSF_IP0;
  226. /* Default everything to IP2 */
  227. for (i = 0; i < SB1250_NR_IRQS; i++) { /* was I0 */
  228. __raw_writeq(IMR_IP2_VAL,
  229. IOADDR(A_IMR_REGISTER(0,
  230. R_IMR_INTERRUPT_MAP_BASE) +
  231. (i << 3)));
  232. __raw_writeq(IMR_IP2_VAL,
  233. IOADDR(A_IMR_REGISTER(1,
  234. R_IMR_INTERRUPT_MAP_BASE) +
  235. (i << 3)));
  236. }
  237. init_sb1250_irqs();
  238. /*
  239. * Map the high 16 bits of the mailbox registers to IP[3], for
  240. * inter-cpu messages
  241. */
  242. /* Was I1 */
  243. __raw_writeq(IMR_IP3_VAL,
  244. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
  245. (K_INT_MBOX_0 << 3)));
  246. __raw_writeq(IMR_IP3_VAL,
  247. IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MAP_BASE) +
  248. (K_INT_MBOX_0 << 3)));
  249. /* Clear the mailboxes. The firmware may leave them dirty */
  250. __raw_writeq(0xffffffffffffffffULL,
  251. IOADDR(A_IMR_REGISTER(0, R_IMR_MAILBOX_CLR_CPU)));
  252. __raw_writeq(0xffffffffffffffffULL,
  253. IOADDR(A_IMR_REGISTER(1, R_IMR_MAILBOX_CLR_CPU)));
  254. /* Mask everything except the mailbox registers for both cpus */
  255. tmp = ~((u64) 0) ^ (((u64) 1) << K_INT_MBOX_0);
  256. __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MASK)));
  257. __raw_writeq(tmp, IOADDR(A_IMR_REGISTER(1, R_IMR_INTERRUPT_MASK)));
  258. /*
  259. * Note that the timer interrupts are also mapped, but this is
  260. * done in sb1250_time_init(). Also, the profiling driver
  261. * does its own management of IP7.
  262. */
  263. /* Enable necessary IPs, disable the rest */
  264. change_c0_status(ST0_IM, imask);
  265. }
  266. extern void sb1250_mailbox_interrupt(void);
  267. static inline void dispatch_ip2(void)
  268. {
  269. unsigned int cpu = smp_processor_id();
  270. unsigned long long mask;
  271. /*
  272. * Default...we've hit an IP[2] interrupt, which means we've got to
  273. * check the 1250 interrupt registers to figure out what to do. Need
  274. * to detect which CPU we're on, now that smp_affinity is supported.
  275. */
  276. mask = __raw_readq(IOADDR(A_IMR_REGISTER(cpu,
  277. R_IMR_INTERRUPT_STATUS_BASE)));
  278. if (mask)
  279. do_IRQ(fls64(mask) - 1);
  280. }
  281. asmlinkage void plat_irq_dispatch(void)
  282. {
  283. unsigned int cpu = smp_processor_id();
  284. unsigned int pending;
  285. /*
  286. * What a pain. We have to be really careful saving the upper 32 bits
  287. * of any * register across function calls if we don't want them
  288. * trashed--since were running in -o32, the calling routing never saves
  289. * the full 64 bits of a register across a function call. Being the
  290. * interrupt handler, we're guaranteed that interrupts are disabled
  291. * during this code so we don't have to worry about random interrupts
  292. * blasting the high 32 bits.
  293. */
  294. pending = read_c0_cause() & read_c0_status() & ST0_IM;
  295. if (pending & CAUSEF_IP7) /* CPU performance counter interrupt */
  296. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  297. else if (pending & CAUSEF_IP4)
  298. do_IRQ(K_INT_TIMER_0 + cpu); /* sb1250_timer_interrupt() */
  299. #ifdef CONFIG_SMP
  300. else if (pending & CAUSEF_IP3)
  301. sb1250_mailbox_interrupt();
  302. #endif
  303. else if (pending & CAUSEF_IP2)
  304. dispatch_ip2();
  305. else
  306. spurious_interrupt();
  307. }