sb_tbprof.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613
  1. /*
  2. * This program is free software; you can redistribute it and/or
  3. * modify it under the terms of the GNU General Public License
  4. * as published by the Free Software Foundation; either version 2
  5. * of the License, or (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  15. *
  16. * Copyright (C) 2001, 2002, 2003 Broadcom Corporation
  17. * Copyright (C) 2007 Ralf Baechle <ralf@linux-mips.org>
  18. * Copyright (C) 2007 MIPS Technologies, Inc.
  19. * written by Ralf Baechle <ralf@linux-mips.org>
  20. */
  21. #undef DEBUG
  22. #include <linux/device.h>
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/types.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/slab.h>
  29. #include <linux/smp_lock.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/fs.h>
  32. #include <linux/errno.h>
  33. #include <linux/wait.h>
  34. #include <asm/io.h>
  35. #include <asm/sibyte/sb1250.h>
  36. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  37. #include <asm/sibyte/bcm1480_regs.h>
  38. #include <asm/sibyte/bcm1480_scd.h>
  39. #include <asm/sibyte/bcm1480_int.h>
  40. #elif defined(CONFIG_SIBYTE_SB1250) || defined(CONFIG_SIBYTE_BCM112X)
  41. #include <asm/sibyte/sb1250_regs.h>
  42. #include <asm/sibyte/sb1250_scd.h>
  43. #include <asm/sibyte/sb1250_int.h>
  44. #else
  45. #error invalid SiByte UART configuation
  46. #endif
  47. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  48. #undef K_INT_TRACE_FREEZE
  49. #define K_INT_TRACE_FREEZE K_BCM1480_INT_TRACE_FREEZE
  50. #undef K_INT_PERF_CNT
  51. #define K_INT_PERF_CNT K_BCM1480_INT_PERF_CNT
  52. #endif
  53. #include <asm/system.h>
  54. #include <asm/uaccess.h>
  55. #define SBPROF_TB_MAJOR 240
  56. typedef u64 tb_sample_t[6*256];
  57. enum open_status {
  58. SB_CLOSED,
  59. SB_OPENING,
  60. SB_OPEN
  61. };
  62. struct sbprof_tb {
  63. wait_queue_head_t tb_sync;
  64. wait_queue_head_t tb_read;
  65. struct mutex lock;
  66. enum open_status open;
  67. tb_sample_t *sbprof_tbbuf;
  68. int next_tb_sample;
  69. volatile int tb_enable;
  70. volatile int tb_armed;
  71. };
  72. static struct sbprof_tb sbp;
  73. #define MAX_SAMPLE_BYTES (24*1024*1024)
  74. #define MAX_TBSAMPLE_BYTES (12*1024*1024)
  75. #define MAX_SAMPLES (MAX_SAMPLE_BYTES/sizeof(u_int32_t))
  76. #define TB_SAMPLE_SIZE (sizeof(tb_sample_t))
  77. #define MAX_TB_SAMPLES (MAX_TBSAMPLE_BYTES/TB_SAMPLE_SIZE)
  78. /* ioctls */
  79. #define SBPROF_ZBSTART _IOW('s', 0, int)
  80. #define SBPROF_ZBSTOP _IOW('s', 1, int)
  81. #define SBPROF_ZBWAITFULL _IOW('s', 2, int)
  82. /*
  83. * Routines for using 40-bit SCD cycle counter
  84. *
  85. * Client responsible for either handling interrupts or making sure
  86. * the cycles counter never saturates, e.g., by doing
  87. * zclk_timer_init(0) at least every 2^40 - 1 ZCLKs.
  88. */
  89. /*
  90. * Configures SCD counter 0 to count ZCLKs starting from val;
  91. * Configures SCD counters1,2,3 to count nothing.
  92. * Must not be called while gathering ZBbus profiles.
  93. */
  94. #define zclk_timer_init(val) \
  95. __asm__ __volatile__ (".set push;" \
  96. ".set mips64;" \
  97. "la $8, 0xb00204c0;" /* SCD perf_cnt_cfg */ \
  98. "sd %0, 0x10($8);" /* write val to counter0 */ \
  99. "sd %1, 0($8);" /* config counter0 for zclks*/ \
  100. ".set pop" \
  101. : /* no outputs */ \
  102. /* enable, counter0 */ \
  103. : /* inputs */ "r"(val), "r" ((1ULL << 33) | 1ULL) \
  104. : /* modifies */ "$8" )
  105. /* Reads SCD counter 0 and puts result in value
  106. unsigned long long val; */
  107. #define zclk_get(val) \
  108. __asm__ __volatile__ (".set push;" \
  109. ".set mips64;" \
  110. "la $8, 0xb00204c0;" /* SCD perf_cnt_cfg */ \
  111. "ld %0, 0x10($8);" /* write val to counter0 */ \
  112. ".set pop" \
  113. : /* outputs */ "=r"(val) \
  114. : /* inputs */ \
  115. : /* modifies */ "$8" )
  116. #define DEVNAME "sb_tbprof"
  117. #define TB_FULL (sbp.next_tb_sample == MAX_TB_SAMPLES)
  118. /*
  119. * Support for ZBbus sampling using the trace buffer
  120. *
  121. * We use the SCD performance counter interrupt, caused by a Zclk counter
  122. * overflow, to trigger the start of tracing.
  123. *
  124. * We set the trace buffer to sample everything and freeze on
  125. * overflow.
  126. *
  127. * We map the interrupt for trace_buffer_freeze to handle it on CPU 0.
  128. *
  129. */
  130. static u64 tb_period;
  131. static void arm_tb(void)
  132. {
  133. u64 scdperfcnt;
  134. u64 next = (1ULL << 40) - tb_period;
  135. u64 tb_options = M_SCD_TRACE_CFG_FREEZE_FULL;
  136. /*
  137. * Generate an SCD_PERFCNT interrupt in TB_PERIOD Zclks to
  138. * trigger start of trace. XXX vary sampling period
  139. */
  140. __raw_writeq(0, IOADDR(A_SCD_PERF_CNT_1));
  141. scdperfcnt = __raw_readq(IOADDR(A_SCD_PERF_CNT_CFG));
  142. /*
  143. * Unfortunately, in Pass 2 we must clear all counters to knock down
  144. * a previous interrupt request. This means that bus profiling
  145. * requires ALL of the SCD perf counters.
  146. */
  147. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  148. __raw_writeq((scdperfcnt & ~M_SPC_CFG_SRC1) |
  149. /* keep counters 0,2,3,4,5,6,7 as is */
  150. V_SPC_CFG_SRC1(1), /* counter 1 counts cycles */
  151. IOADDR(A_BCM1480_SCD_PERF_CNT_CFG0));
  152. __raw_writeq(
  153. M_SPC_CFG_ENABLE | /* enable counting */
  154. M_SPC_CFG_CLEAR | /* clear all counters */
  155. V_SPC_CFG_SRC1(1), /* counter 1 counts cycles */
  156. IOADDR(A_BCM1480_SCD_PERF_CNT_CFG1));
  157. #else
  158. __raw_writeq((scdperfcnt & ~M_SPC_CFG_SRC1) |
  159. /* keep counters 0,2,3 as is */
  160. M_SPC_CFG_ENABLE | /* enable counting */
  161. M_SPC_CFG_CLEAR | /* clear all counters */
  162. V_SPC_CFG_SRC1(1), /* counter 1 counts cycles */
  163. IOADDR(A_SCD_PERF_CNT_CFG));
  164. #endif
  165. __raw_writeq(next, IOADDR(A_SCD_PERF_CNT_1));
  166. /* Reset the trace buffer */
  167. __raw_writeq(M_SCD_TRACE_CFG_RESET, IOADDR(A_SCD_TRACE_CFG));
  168. #if 0 && defined(M_SCD_TRACE_CFG_FORCECNT)
  169. /* XXXKW may want to expose control to the data-collector */
  170. tb_options |= M_SCD_TRACE_CFG_FORCECNT;
  171. #endif
  172. __raw_writeq(tb_options, IOADDR(A_SCD_TRACE_CFG));
  173. sbp.tb_armed = 1;
  174. }
  175. static irqreturn_t sbprof_tb_intr(int irq, void *dev_id)
  176. {
  177. int i;
  178. pr_debug(DEVNAME ": tb_intr\n");
  179. if (sbp.next_tb_sample < MAX_TB_SAMPLES) {
  180. /* XXX should use XKPHYS to make writes bypass L2 */
  181. u64 *p = sbp.sbprof_tbbuf[sbp.next_tb_sample++];
  182. /* Read out trace */
  183. __raw_writeq(M_SCD_TRACE_CFG_START_READ,
  184. IOADDR(A_SCD_TRACE_CFG));
  185. __asm__ __volatile__ ("sync" : : : "memory");
  186. /* Loop runs backwards because bundles are read out in reverse order */
  187. for (i = 256 * 6; i > 0; i -= 6) {
  188. /* Subscripts decrease to put bundle in the order */
  189. /* t0 lo, t0 hi, t1 lo, t1 hi, t2 lo, t2 hi */
  190. p[i - 1] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  191. /* read t2 hi */
  192. p[i - 2] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  193. /* read t2 lo */
  194. p[i - 3] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  195. /* read t1 hi */
  196. p[i - 4] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  197. /* read t1 lo */
  198. p[i - 5] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  199. /* read t0 hi */
  200. p[i - 6] = __raw_readq(IOADDR(A_SCD_TRACE_READ));
  201. /* read t0 lo */
  202. }
  203. if (!sbp.tb_enable) {
  204. pr_debug(DEVNAME ": tb_intr shutdown\n");
  205. __raw_writeq(M_SCD_TRACE_CFG_RESET,
  206. IOADDR(A_SCD_TRACE_CFG));
  207. sbp.tb_armed = 0;
  208. wake_up_interruptible(&sbp.tb_sync);
  209. } else {
  210. /* knock down current interrupt and get another one later */
  211. arm_tb();
  212. }
  213. } else {
  214. /* No more trace buffer samples */
  215. pr_debug(DEVNAME ": tb_intr full\n");
  216. __raw_writeq(M_SCD_TRACE_CFG_RESET, IOADDR(A_SCD_TRACE_CFG));
  217. sbp.tb_armed = 0;
  218. if (!sbp.tb_enable)
  219. wake_up_interruptible(&sbp.tb_sync);
  220. wake_up_interruptible(&sbp.tb_read);
  221. }
  222. return IRQ_HANDLED;
  223. }
  224. static irqreturn_t sbprof_pc_intr(int irq, void *dev_id)
  225. {
  226. printk(DEVNAME ": unexpected pc_intr");
  227. return IRQ_NONE;
  228. }
  229. /*
  230. * Requires: Already called zclk_timer_init with a value that won't
  231. * saturate 40 bits. No subsequent use of SCD performance counters
  232. * or trace buffer.
  233. */
  234. static int sbprof_zbprof_start(struct file *filp)
  235. {
  236. u64 scdperfcnt;
  237. int err;
  238. if (xchg(&sbp.tb_enable, 1))
  239. return -EBUSY;
  240. pr_debug(DEVNAME ": starting\n");
  241. sbp.next_tb_sample = 0;
  242. filp->f_pos = 0;
  243. err = request_irq(K_INT_TRACE_FREEZE, sbprof_tb_intr, 0,
  244. DEVNAME " trace freeze", &sbp);
  245. if (err)
  246. return -EBUSY;
  247. /* Make sure there isn't a perf-cnt interrupt waiting */
  248. scdperfcnt = __raw_readq(IOADDR(A_SCD_PERF_CNT_CFG));
  249. /* Disable and clear counters, override SRC_1 */
  250. __raw_writeq((scdperfcnt & ~(M_SPC_CFG_SRC1 | M_SPC_CFG_ENABLE)) |
  251. M_SPC_CFG_ENABLE | M_SPC_CFG_CLEAR | V_SPC_CFG_SRC1(1),
  252. IOADDR(A_SCD_PERF_CNT_CFG));
  253. /*
  254. * We grab this interrupt to prevent others from trying to use
  255. * it, even though we don't want to service the interrupts
  256. * (they only feed into the trace-on-interrupt mechanism)
  257. */
  258. if (request_irq(K_INT_PERF_CNT, sbprof_pc_intr, 0, DEVNAME " scd perfcnt", &sbp)) {
  259. free_irq(K_INT_TRACE_FREEZE, &sbp);
  260. return -EBUSY;
  261. }
  262. /*
  263. * I need the core to mask these, but the interrupt mapper to
  264. * pass them through. I am exploiting my knowledge that
  265. * cp0_status masks out IP[5]. krw
  266. */
  267. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  268. __raw_writeq(K_BCM1480_INT_MAP_I3,
  269. IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_MAP_BASE_L) +
  270. ((K_BCM1480_INT_PERF_CNT & 0x3f) << 3)));
  271. #else
  272. __raw_writeq(K_INT_MAP_I3,
  273. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_MAP_BASE) +
  274. (K_INT_PERF_CNT << 3)));
  275. #endif
  276. /* Initialize address traps */
  277. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_0));
  278. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_1));
  279. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_2));
  280. __raw_writeq(0, IOADDR(A_ADDR_TRAP_UP_3));
  281. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_0));
  282. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_1));
  283. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_2));
  284. __raw_writeq(0, IOADDR(A_ADDR_TRAP_DOWN_3));
  285. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_0));
  286. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_1));
  287. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_2));
  288. __raw_writeq(0, IOADDR(A_ADDR_TRAP_CFG_3));
  289. /* Initialize Trace Event 0-7 */
  290. /* when interrupt */
  291. __raw_writeq(M_SCD_TREVT_INTERRUPT, IOADDR(A_SCD_TRACE_EVENT_0));
  292. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_1));
  293. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_2));
  294. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_3));
  295. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_4));
  296. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_5));
  297. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_6));
  298. __raw_writeq(0, IOADDR(A_SCD_TRACE_EVENT_7));
  299. /* Initialize Trace Sequence 0-7 */
  300. /* Start on event 0 (interrupt) */
  301. __raw_writeq(V_SCD_TRSEQ_FUNC_START | 0x0fff,
  302. IOADDR(A_SCD_TRACE_SEQUENCE_0));
  303. /* dsamp when d used | asamp when a used */
  304. __raw_writeq(M_SCD_TRSEQ_ASAMPLE | M_SCD_TRSEQ_DSAMPLE |
  305. K_SCD_TRSEQ_TRIGGER_ALL,
  306. IOADDR(A_SCD_TRACE_SEQUENCE_1));
  307. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_2));
  308. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_3));
  309. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_4));
  310. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_5));
  311. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_6));
  312. __raw_writeq(0, IOADDR(A_SCD_TRACE_SEQUENCE_7));
  313. /* Now indicate the PERF_CNT interrupt as a trace-relevant interrupt */
  314. #if defined(CONFIG_SIBYTE_BCM1x55) || defined(CONFIG_SIBYTE_BCM1x80)
  315. __raw_writeq(1ULL << (K_BCM1480_INT_PERF_CNT & 0x3f),
  316. IOADDR(A_BCM1480_IMR_REGISTER(0, R_BCM1480_IMR_INTERRUPT_TRACE_L)));
  317. #else
  318. __raw_writeq(1ULL << K_INT_PERF_CNT,
  319. IOADDR(A_IMR_REGISTER(0, R_IMR_INTERRUPT_TRACE)));
  320. #endif
  321. arm_tb();
  322. pr_debug(DEVNAME ": done starting\n");
  323. return 0;
  324. }
  325. static int sbprof_zbprof_stop(void)
  326. {
  327. int err = 0;
  328. pr_debug(DEVNAME ": stopping\n");
  329. if (sbp.tb_enable) {
  330. /*
  331. * XXXKW there is a window here where the intr handler may run,
  332. * see the disable, and do the wake_up before this sleep
  333. * happens.
  334. */
  335. pr_debug(DEVNAME ": wait for disarm\n");
  336. err = wait_event_interruptible(sbp.tb_sync, !sbp.tb_armed);
  337. pr_debug(DEVNAME ": disarm complete, stat %d\n", err);
  338. if (err)
  339. return err;
  340. sbp.tb_enable = 0;
  341. free_irq(K_INT_TRACE_FREEZE, &sbp);
  342. free_irq(K_INT_PERF_CNT, &sbp);
  343. }
  344. pr_debug(DEVNAME ": done stopping\n");
  345. return err;
  346. }
  347. static int sbprof_tb_open(struct inode *inode, struct file *filp)
  348. {
  349. int minor;
  350. int err = 0;
  351. lock_kernel();
  352. minor = iminor(inode);
  353. if (minor != 0) {
  354. err = -ENODEV;
  355. goto out;
  356. }
  357. if (xchg(&sbp.open, SB_OPENING) != SB_CLOSED) {
  358. err = -EBUSY;
  359. goto out;
  360. }
  361. memset(&sbp, 0, sizeof(struct sbprof_tb));
  362. sbp.sbprof_tbbuf = vmalloc(MAX_TBSAMPLE_BYTES);
  363. if (!sbp.sbprof_tbbuf) {
  364. err = -ENOMEM;
  365. goto out;
  366. }
  367. memset(sbp.sbprof_tbbuf, 0, MAX_TBSAMPLE_BYTES);
  368. init_waitqueue_head(&sbp.tb_sync);
  369. init_waitqueue_head(&sbp.tb_read);
  370. mutex_init(&sbp.lock);
  371. sbp.open = SB_OPEN;
  372. out:
  373. unlock_kernel();
  374. return err;
  375. }
  376. static int sbprof_tb_release(struct inode *inode, struct file *filp)
  377. {
  378. int minor;
  379. minor = iminor(inode);
  380. if (minor != 0 || !sbp.open)
  381. return -ENODEV;
  382. mutex_lock(&sbp.lock);
  383. if (sbp.tb_armed || sbp.tb_enable)
  384. sbprof_zbprof_stop();
  385. vfree(sbp.sbprof_tbbuf);
  386. sbp.open = 0;
  387. mutex_unlock(&sbp.lock);
  388. return 0;
  389. }
  390. static ssize_t sbprof_tb_read(struct file *filp, char *buf,
  391. size_t size, loff_t *offp)
  392. {
  393. int cur_sample, sample_off, cur_count, sample_left;
  394. char *src;
  395. int count = 0;
  396. char *dest = buf;
  397. long cur_off = *offp;
  398. if (!access_ok(VERIFY_WRITE, buf, size))
  399. return -EFAULT;
  400. mutex_lock(&sbp.lock);
  401. count = 0;
  402. cur_sample = cur_off / TB_SAMPLE_SIZE;
  403. sample_off = cur_off % TB_SAMPLE_SIZE;
  404. sample_left = TB_SAMPLE_SIZE - sample_off;
  405. while (size && (cur_sample < sbp.next_tb_sample)) {
  406. int err;
  407. cur_count = size < sample_left ? size : sample_left;
  408. src = (char *)(((long)sbp.sbprof_tbbuf[cur_sample])+sample_off);
  409. err = __copy_to_user(dest, src, cur_count);
  410. if (err) {
  411. *offp = cur_off + cur_count - err;
  412. mutex_unlock(&sbp.lock);
  413. return err;
  414. }
  415. pr_debug(DEVNAME ": read from sample %d, %d bytes\n",
  416. cur_sample, cur_count);
  417. size -= cur_count;
  418. sample_left -= cur_count;
  419. if (!sample_left) {
  420. cur_sample++;
  421. sample_off = 0;
  422. sample_left = TB_SAMPLE_SIZE;
  423. } else {
  424. sample_off += cur_count;
  425. }
  426. cur_off += cur_count;
  427. dest += cur_count;
  428. count += cur_count;
  429. }
  430. *offp = cur_off;
  431. mutex_unlock(&sbp.lock);
  432. return count;
  433. }
  434. static long sbprof_tb_ioctl(struct file *filp,
  435. unsigned int command,
  436. unsigned long arg)
  437. {
  438. int err = 0;
  439. switch (command) {
  440. case SBPROF_ZBSTART:
  441. mutex_lock(&sbp.lock);
  442. err = sbprof_zbprof_start(filp);
  443. mutex_unlock(&sbp.lock);
  444. break;
  445. case SBPROF_ZBSTOP:
  446. mutex_lock(&sbp.lock);
  447. err = sbprof_zbprof_stop();
  448. mutex_unlock(&sbp.lock);
  449. break;
  450. case SBPROF_ZBWAITFULL: {
  451. err = wait_event_interruptible(sbp.tb_read, TB_FULL);
  452. if (err)
  453. break;
  454. err = put_user(TB_FULL, (int *) arg);
  455. break;
  456. }
  457. default:
  458. err = -EINVAL;
  459. break;
  460. }
  461. return err;
  462. }
  463. static const struct file_operations sbprof_tb_fops = {
  464. .owner = THIS_MODULE,
  465. .open = sbprof_tb_open,
  466. .release = sbprof_tb_release,
  467. .read = sbprof_tb_read,
  468. .unlocked_ioctl = sbprof_tb_ioctl,
  469. .compat_ioctl = sbprof_tb_ioctl,
  470. .mmap = NULL,
  471. };
  472. static struct class *tb_class;
  473. static struct device *tb_dev;
  474. static int __init sbprof_tb_init(void)
  475. {
  476. struct device *dev;
  477. struct class *tbc;
  478. int err;
  479. if (register_chrdev(SBPROF_TB_MAJOR, DEVNAME, &sbprof_tb_fops)) {
  480. printk(KERN_WARNING DEVNAME ": initialization failed (dev %d)\n",
  481. SBPROF_TB_MAJOR);
  482. return -EIO;
  483. }
  484. tbc = class_create(THIS_MODULE, "sb_tracebuffer");
  485. if (IS_ERR(tbc)) {
  486. err = PTR_ERR(tbc);
  487. goto out_chrdev;
  488. }
  489. tb_class = tbc;
  490. dev = device_create_drvdata(tbc, NULL, MKDEV(SBPROF_TB_MAJOR, 0),
  491. NULL, "tb");
  492. if (IS_ERR(dev)) {
  493. err = PTR_ERR(dev);
  494. goto out_class;
  495. }
  496. tb_dev = dev;
  497. sbp.open = 0;
  498. tb_period = zbbus_mhz * 10000LL;
  499. pr_info(DEVNAME ": initialized - tb_period = %lld\n",
  500. (long long) tb_period);
  501. return 0;
  502. out_class:
  503. class_destroy(tb_class);
  504. out_chrdev:
  505. unregister_chrdev(SBPROF_TB_MAJOR, DEVNAME);
  506. return err;
  507. }
  508. static void __exit sbprof_tb_cleanup(void)
  509. {
  510. device_destroy(tb_class, MKDEV(SBPROF_TB_MAJOR, 0));
  511. unregister_chrdev(SBPROF_TB_MAJOR, DEVNAME);
  512. class_destroy(tb_class);
  513. }
  514. module_init(sbprof_tb_init);
  515. module_exit(sbprof_tb_cleanup);
  516. MODULE_ALIAS_CHARDEV_MAJOR(SBPROF_TB_MAJOR);
  517. MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
  518. MODULE_LICENSE("GPL");