ip22-time.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Time operations for IP22 machines. Original code may come from
  7. * Ralf Baechle or David S. Miller (sorry guys, i'm really not sure)
  8. *
  9. * Copyright (C) 2001 by Ladislav Michl
  10. * Copyright (C) 2003, 06 Ralf Baechle (ralf@linux-mips.org)
  11. */
  12. #include <linux/bcd.h>
  13. #include <linux/ds1286.h>
  14. #include <linux/init.h>
  15. #include <linux/irq.h>
  16. #include <linux/kernel.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/kernel_stat.h>
  19. #include <linux/time.h>
  20. #include <asm/cpu.h>
  21. #include <asm/mipsregs.h>
  22. #include <asm/i8253.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include <asm/time.h>
  26. #include <asm/sgialib.h>
  27. #include <asm/sgi/ioc.h>
  28. #include <asm/sgi/hpc3.h>
  29. #include <asm/sgi/ip22.h>
  30. /*
  31. * Note that mktime uses month from 1 to 12 while rtc_time_to_tm
  32. * uses 0 to 11.
  33. */
  34. unsigned long read_persistent_clock(void)
  35. {
  36. unsigned int yrs, mon, day, hrs, min, sec;
  37. unsigned int save_control;
  38. unsigned long flags;
  39. spin_lock_irqsave(&rtc_lock, flags);
  40. save_control = hpc3c0->rtcregs[RTC_CMD] & 0xff;
  41. hpc3c0->rtcregs[RTC_CMD] = save_control | RTC_TE;
  42. sec = BCD2BIN(hpc3c0->rtcregs[RTC_SECONDS] & 0xff);
  43. min = BCD2BIN(hpc3c0->rtcregs[RTC_MINUTES] & 0xff);
  44. hrs = BCD2BIN(hpc3c0->rtcregs[RTC_HOURS] & 0x3f);
  45. day = BCD2BIN(hpc3c0->rtcregs[RTC_DATE] & 0xff);
  46. mon = BCD2BIN(hpc3c0->rtcregs[RTC_MONTH] & 0x1f);
  47. yrs = BCD2BIN(hpc3c0->rtcregs[RTC_YEAR] & 0xff);
  48. hpc3c0->rtcregs[RTC_CMD] = save_control;
  49. spin_unlock_irqrestore(&rtc_lock, flags);
  50. if (yrs < 45)
  51. yrs += 30;
  52. if ((yrs += 40) < 70)
  53. yrs += 100;
  54. return mktime(yrs + 1900, mon, day, hrs, min, sec);
  55. }
  56. int rtc_mips_set_time(unsigned long tim)
  57. {
  58. struct rtc_time tm;
  59. unsigned int save_control;
  60. unsigned long flags;
  61. rtc_time_to_tm(tim, &tm);
  62. tm.tm_mon += 1; /* tm_mon starts at zero */
  63. tm.tm_year -= 40;
  64. if (tm.tm_year >= 100)
  65. tm.tm_year -= 100;
  66. spin_lock_irqsave(&rtc_lock, flags);
  67. save_control = hpc3c0->rtcregs[RTC_CMD] & 0xff;
  68. hpc3c0->rtcregs[RTC_CMD] = save_control | RTC_TE;
  69. hpc3c0->rtcregs[RTC_YEAR] = BIN2BCD(tm.tm_year);
  70. hpc3c0->rtcregs[RTC_MONTH] = BIN2BCD(tm.tm_mon);
  71. hpc3c0->rtcregs[RTC_DATE] = BIN2BCD(tm.tm_mday);
  72. hpc3c0->rtcregs[RTC_HOURS] = BIN2BCD(tm.tm_hour);
  73. hpc3c0->rtcregs[RTC_MINUTES] = BIN2BCD(tm.tm_min);
  74. hpc3c0->rtcregs[RTC_SECONDS] = BIN2BCD(tm.tm_sec);
  75. hpc3c0->rtcregs[RTC_HUNDREDTH_SECOND] = 0;
  76. hpc3c0->rtcregs[RTC_CMD] = save_control;
  77. spin_unlock_irqrestore(&rtc_lock, flags);
  78. return 0;
  79. }
  80. static unsigned long dosample(void)
  81. {
  82. u32 ct0, ct1;
  83. u8 msb, lsb;
  84. /* Start the counter. */
  85. sgint->tcword = (SGINT_TCWORD_CNT2 | SGINT_TCWORD_CALL |
  86. SGINT_TCWORD_MRGEN);
  87. sgint->tcnt2 = SGINT_TCSAMP_COUNTER & 0xff;
  88. sgint->tcnt2 = SGINT_TCSAMP_COUNTER >> 8;
  89. /* Get initial counter invariant */
  90. ct0 = read_c0_count();
  91. /* Latch and spin until top byte of counter2 is zero */
  92. do {
  93. writeb(SGINT_TCWORD_CNT2 | SGINT_TCWORD_CLAT, &sgint->tcword);
  94. lsb = readb(&sgint->tcnt2);
  95. msb = readb(&sgint->tcnt2);
  96. ct1 = read_c0_count();
  97. } while (msb);
  98. /* Stop the counter. */
  99. writeb(SGINT_TCWORD_CNT2 | SGINT_TCWORD_CALL | SGINT_TCWORD_MSWST,
  100. &sgint->tcword);
  101. /*
  102. * Return the difference, this is how far the r4k counter increments
  103. * for every 1/HZ seconds. We round off the nearest 1 MHz of master
  104. * clock (= 1000000 / HZ / 2).
  105. */
  106. return (ct1 - ct0) / (500000/HZ) * (500000/HZ);
  107. }
  108. /*
  109. * Here we need to calibrate the cycle counter to at least be close.
  110. */
  111. __init void plat_time_init(void)
  112. {
  113. unsigned long r4k_ticks[3];
  114. unsigned long r4k_tick;
  115. /*
  116. * Figure out the r4k offset, the algorithm is very simple and works in
  117. * _all_ cases as long as the 8254 counter register itself works ok (as
  118. * an interrupt driving timer it does not because of bug, this is why
  119. * we are using the onchip r4k counter/compare register to serve this
  120. * purpose, but for r4k_offset calculation it will work ok for us).
  121. * There are other very complicated ways of performing this calculation
  122. * but this one works just fine so I am not going to futz around. ;-)
  123. */
  124. printk(KERN_INFO "Calibrating system timer... ");
  125. dosample(); /* Prime cache. */
  126. dosample(); /* Prime cache. */
  127. /* Zero is NOT an option. */
  128. do {
  129. r4k_ticks[0] = dosample();
  130. } while (!r4k_ticks[0]);
  131. do {
  132. r4k_ticks[1] = dosample();
  133. } while (!r4k_ticks[1]);
  134. if (r4k_ticks[0] != r4k_ticks[1]) {
  135. printk("warning: timer counts differ, retrying... ");
  136. r4k_ticks[2] = dosample();
  137. if (r4k_ticks[2] == r4k_ticks[0]
  138. || r4k_ticks[2] == r4k_ticks[1])
  139. r4k_tick = r4k_ticks[2];
  140. else {
  141. printk("disagreement, using average... ");
  142. r4k_tick = (r4k_ticks[0] + r4k_ticks[1]
  143. + r4k_ticks[2]) / 3;
  144. }
  145. } else
  146. r4k_tick = r4k_ticks[0];
  147. printk("%d [%d.%04d MHz CPU]\n", (int) r4k_tick,
  148. (int) (r4k_tick / (500000 / HZ)),
  149. (int) (r4k_tick % (500000 / HZ)));
  150. mips_hpt_frequency = r4k_tick * HZ;
  151. if (ip22_is_fullhouse())
  152. setup_pit_timer();
  153. }
  154. /* Generic SGI handler for (spurious) 8254 interrupts */
  155. void indy_8254timer_irq(void)
  156. {
  157. int irq = SGI_8254_0_IRQ;
  158. ULONG cnt;
  159. char c;
  160. irq_enter();
  161. kstat_this_cpu.irqs[irq]++;
  162. printk(KERN_ALERT "Oops, got 8254 interrupt.\n");
  163. ArcRead(0, &c, 1, &cnt);
  164. ArcEnterInteractiveMode();
  165. irq_exit();
  166. }