pci.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04 Ralf Baechle (ralf@linux-mips.org)
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/mm.h>
  11. #include <linux/bootmem.h>
  12. #include <linux/init.h>
  13. #include <linux/types.h>
  14. #include <linux/pci.h>
  15. /*
  16. * Indicate whether we respect the PCI setup left by the firmware.
  17. *
  18. * Make this long-lived so that we know when shutting down
  19. * whether we probed only or not.
  20. */
  21. int pci_probe_only;
  22. #define PCI_ASSIGN_ALL_BUSSES 1
  23. unsigned int pci_probe = PCI_ASSIGN_ALL_BUSSES;
  24. /*
  25. * The PCI controller list.
  26. */
  27. static struct pci_controller *hose_head, **hose_tail = &hose_head;
  28. unsigned long PCIBIOS_MIN_IO = 0x0000;
  29. unsigned long PCIBIOS_MIN_MEM = 0;
  30. /*
  31. * We need to avoid collisions with `mirrored' VGA ports
  32. * and other strange ISA hardware, so we always want the
  33. * addresses to be allocated in the 0x000-0x0ff region
  34. * modulo 0x400.
  35. *
  36. * Why? Because some silly external IO cards only decode
  37. * the low 10 bits of the IO address. The 0x00-0xff region
  38. * is reserved for motherboard devices that decode all 16
  39. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  40. * but we want to try to avoid allocating at 0x2900-0x2bff
  41. * which might have be mirrored at 0x0100-0x03ff..
  42. */
  43. void
  44. pcibios_align_resource(void *data, struct resource *res,
  45. resource_size_t size, resource_size_t align)
  46. {
  47. struct pci_dev *dev = data;
  48. struct pci_controller *hose = dev->sysdata;
  49. resource_size_t start = res->start;
  50. if (res->flags & IORESOURCE_IO) {
  51. /* Make sure we start at our min on all hoses */
  52. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  53. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  54. /*
  55. * Put everything into 0x00-0xff region modulo 0x400
  56. */
  57. if (start & 0x300)
  58. start = (start + 0x3ff) & ~0x3ff;
  59. } else if (res->flags & IORESOURCE_MEM) {
  60. /* Make sure we start at our min on all hoses */
  61. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  62. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  63. }
  64. res->start = start;
  65. }
  66. void __devinit register_pci_controller(struct pci_controller *hose)
  67. {
  68. if (request_resource(&iomem_resource, hose->mem_resource) < 0)
  69. goto out;
  70. if (request_resource(&ioport_resource, hose->io_resource) < 0) {
  71. release_resource(hose->mem_resource);
  72. goto out;
  73. }
  74. *hose_tail = hose;
  75. hose_tail = &hose->next;
  76. /*
  77. * Do not panic here but later - this might hapen before console init.
  78. */
  79. if (!hose->io_map_base) {
  80. printk(KERN_WARNING
  81. "registering PCI controller with io_map_base unset\n");
  82. }
  83. return;
  84. out:
  85. printk(KERN_WARNING
  86. "Skipping PCI bus scan due to resource conflict\n");
  87. }
  88. /* Most MIPS systems have straight-forward swizzling needs. */
  89. static inline u8 bridge_swizzle(u8 pin, u8 slot)
  90. {
  91. return (((pin - 1) + slot) % 4) + 1;
  92. }
  93. static u8 __init common_swizzle(struct pci_dev *dev, u8 *pinp)
  94. {
  95. u8 pin = *pinp;
  96. while (dev->bus->parent) {
  97. pin = bridge_swizzle(pin, PCI_SLOT(dev->devfn));
  98. /* Move up the chain of bridges. */
  99. dev = dev->bus->self;
  100. }
  101. *pinp = pin;
  102. /* The slot is the slot of the last bridge. */
  103. return PCI_SLOT(dev->devfn);
  104. }
  105. static int __init pcibios_init(void)
  106. {
  107. struct pci_controller *hose;
  108. struct pci_bus *bus;
  109. int next_busno;
  110. int need_domain_info = 0;
  111. /* Scan all of the recorded PCI controllers. */
  112. for (next_busno = 0, hose = hose_head; hose; hose = hose->next) {
  113. if (!hose->iommu)
  114. PCI_DMA_BUS_IS_PHYS = 1;
  115. if (hose->get_busno && pci_probe_only)
  116. next_busno = (*hose->get_busno)();
  117. bus = pci_scan_bus(next_busno, hose->pci_ops, hose);
  118. hose->bus = bus;
  119. need_domain_info = need_domain_info || hose->index;
  120. hose->need_domain_info = need_domain_info;
  121. if (bus) {
  122. next_busno = bus->subordinate + 1;
  123. /* Don't allow 8-bit bus number overflow inside the hose -
  124. reserve some space for bridges. */
  125. if (next_busno > 224) {
  126. next_busno = 0;
  127. need_domain_info = 1;
  128. }
  129. }
  130. }
  131. if (!pci_probe_only)
  132. pci_assign_unassigned_resources();
  133. pci_fixup_irqs(common_swizzle, pcibios_map_irq);
  134. return 0;
  135. }
  136. subsys_initcall(pcibios_init);
  137. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  138. {
  139. u16 cmd, old_cmd;
  140. int idx;
  141. struct resource *r;
  142. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  143. old_cmd = cmd;
  144. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  145. /* Only set up the requested stuff */
  146. if (!(mask & (1<<idx)))
  147. continue;
  148. r = &dev->resource[idx];
  149. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  150. continue;
  151. if ((idx == PCI_ROM_RESOURCE) &&
  152. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  153. continue;
  154. if (!r->start && r->end) {
  155. printk(KERN_ERR "PCI: Device %s not available "
  156. "because of resource collisions\n",
  157. pci_name(dev));
  158. return -EINVAL;
  159. }
  160. if (r->flags & IORESOURCE_IO)
  161. cmd |= PCI_COMMAND_IO;
  162. if (r->flags & IORESOURCE_MEM)
  163. cmd |= PCI_COMMAND_MEMORY;
  164. }
  165. if (cmd != old_cmd) {
  166. printk("PCI: Enabling device %s (%04x -> %04x)\n",
  167. pci_name(dev), old_cmd, cmd);
  168. pci_write_config_word(dev, PCI_COMMAND, cmd);
  169. }
  170. return 0;
  171. }
  172. /*
  173. * If we set up a device for bus mastering, we need to check the latency
  174. * timer as certain crappy BIOSes forget to set it properly.
  175. */
  176. static unsigned int pcibios_max_latency = 255;
  177. void pcibios_set_master(struct pci_dev *dev)
  178. {
  179. u8 lat;
  180. pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
  181. if (lat < 16)
  182. lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
  183. else if (lat > pcibios_max_latency)
  184. lat = pcibios_max_latency;
  185. else
  186. return;
  187. printk(KERN_DEBUG "PCI: Setting latency timer of device %s to %d\n",
  188. pci_name(dev), lat);
  189. pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
  190. }
  191. unsigned int pcibios_assign_all_busses(void)
  192. {
  193. return (pci_probe & PCI_ASSIGN_ALL_BUSSES) ? 1 : 0;
  194. }
  195. int pcibios_enable_device(struct pci_dev *dev, int mask)
  196. {
  197. int err;
  198. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  199. return err;
  200. return pcibios_plat_dev_init(dev);
  201. }
  202. static void pcibios_fixup_device_resources(struct pci_dev *dev,
  203. struct pci_bus *bus)
  204. {
  205. /* Update device resources. */
  206. struct pci_controller *hose = (struct pci_controller *)bus->sysdata;
  207. unsigned long offset = 0;
  208. int i;
  209. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  210. if (!dev->resource[i].start)
  211. continue;
  212. if (dev->resource[i].flags & IORESOURCE_PCI_FIXED)
  213. continue;
  214. if (dev->resource[i].flags & IORESOURCE_IO)
  215. offset = hose->io_offset;
  216. else if (dev->resource[i].flags & IORESOURCE_MEM)
  217. offset = hose->mem_offset;
  218. dev->resource[i].start += offset;
  219. dev->resource[i].end += offset;
  220. }
  221. }
  222. void __devinit pcibios_fixup_bus(struct pci_bus *bus)
  223. {
  224. /* Propagate hose info into the subordinate devices. */
  225. struct pci_controller *hose = bus->sysdata;
  226. struct list_head *ln;
  227. struct pci_dev *dev = bus->self;
  228. if (!dev) {
  229. bus->resource[0] = hose->io_resource;
  230. bus->resource[1] = hose->mem_resource;
  231. } else if (pci_probe_only &&
  232. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  233. pci_read_bridge_bases(bus);
  234. pcibios_fixup_device_resources(dev, bus);
  235. }
  236. for (ln = bus->devices.next; ln != &bus->devices; ln = ln->next) {
  237. dev = pci_dev_b(ln);
  238. if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
  239. pcibios_fixup_device_resources(dev, bus);
  240. }
  241. }
  242. void __init
  243. pcibios_update_irq(struct pci_dev *dev, int irq)
  244. {
  245. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
  246. }
  247. void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
  248. struct resource *res)
  249. {
  250. struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
  251. unsigned long offset = 0;
  252. if (res->flags & IORESOURCE_IO)
  253. offset = hose->io_offset;
  254. else if (res->flags & IORESOURCE_MEM)
  255. offset = hose->mem_offset;
  256. region->start = res->start - offset;
  257. region->end = res->end - offset;
  258. }
  259. void __devinit
  260. pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
  261. struct pci_bus_region *region)
  262. {
  263. struct pci_controller *hose = (struct pci_controller *)dev->sysdata;
  264. unsigned long offset = 0;
  265. if (res->flags & IORESOURCE_IO)
  266. offset = hose->io_offset;
  267. else if (res->flags & IORESOURCE_MEM)
  268. offset = hose->mem_offset;
  269. res->start = region->start + offset;
  270. res->end = region->end + offset;
  271. }
  272. #ifdef CONFIG_HOTPLUG
  273. EXPORT_SYMBOL(pcibios_resource_to_bus);
  274. EXPORT_SYMBOL(pcibios_bus_to_resource);
  275. EXPORT_SYMBOL(PCIBIOS_MIN_IO);
  276. EXPORT_SYMBOL(PCIBIOS_MIN_MEM);
  277. #endif
  278. char * (*pcibios_plat_setup)(char *str) __devinitdata;
  279. char *__devinit pcibios_setup(char *str)
  280. {
  281. if (pcibios_plat_setup)
  282. return pcibios_plat_setup(str);
  283. return str;
  284. }