board_setup.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <asm/mach-au1x00/au1000.h>
  28. #include <asm/mach-pb1x00/pb1500.h>
  29. void board_reset(void)
  30. {
  31. /* Hit BCSR.RST_VDDI[SOFT_RESET] */
  32. au_writel(0x00000000, PB1500_RST_VDDI);
  33. }
  34. void __init board_setup(void)
  35. {
  36. u32 pin_func;
  37. u32 sys_freqctrl, sys_clksrc;
  38. sys_clksrc = sys_freqctrl = pin_func = 0;
  39. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  40. au_writel(8, SYS_AUXPLL);
  41. au_writel(0, SYS_PINSTATERD);
  42. udelay(100);
  43. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  44. /* GPIO201 is input for PCMCIA card detect */
  45. /* GPIO203 is input for PCMCIA interrupt request */
  46. au_writel(au_readl(GPIO2_DIR) & ~((1 << 1) | (1 << 3)), GPIO2_DIR);
  47. /* Zero and disable FREQ2 */
  48. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  49. sys_freqctrl &= ~0xFFF00000;
  50. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  51. /* zero and disable USBH/USBD clocks */
  52. sys_clksrc = au_readl(SYS_CLKSRC);
  53. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  54. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  55. au_writel(sys_clksrc, SYS_CLKSRC);
  56. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  57. sys_freqctrl &= ~0xFFF00000;
  58. sys_clksrc = au_readl(SYS_CLKSRC);
  59. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  60. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  61. /* FREQ2 = aux/2 = 48 MHz */
  62. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2 | SYS_FC_FS2;
  63. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  64. /*
  65. * Route 48MHz FREQ2 into USB Host and/or Device
  66. */
  67. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  68. au_writel(sys_clksrc, SYS_CLKSRC);
  69. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_USB;
  70. /* 2nd USB port is USB host */
  71. pin_func |= SYS_PF_USB;
  72. au_writel(pin_func, SYS_PINFUNC);
  73. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  74. #ifdef CONFIG_PCI
  75. /* Setup PCI bus controller */
  76. au_writel(0, Au1500_PCI_CMEM);
  77. au_writel(0x00003fff, Au1500_CFG_BASE);
  78. #if defined(__MIPSEB__)
  79. au_writel(0xf | (2 << 6) | (1 << 4), Au1500_PCI_CFG);
  80. #else
  81. au_writel(0xf, Au1500_PCI_CFG);
  82. #endif
  83. au_writel(0xf0000000, Au1500_PCI_MWMASK_DEV);
  84. au_writel(0, Au1500_PCI_MWBASE_REV_CCL);
  85. au_writel(0x02a00356, Au1500_PCI_STATCMD);
  86. au_writel(0x00003c04, Au1500_PCI_HDRTYPE);
  87. au_writel(0x00000008, Au1500_PCI_MBAR);
  88. au_sync();
  89. #endif
  90. /* Enable sys bus clock divider when IDLE state or no bus activity. */
  91. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  92. /* Enable the RTC if not already enabled */
  93. if (!(au_readl(0xac000028) & 0x20)) {
  94. printk(KERN_INFO "enabling clock ...\n");
  95. au_writel((au_readl(0xac000028) | 0x20), 0xac000028);
  96. }
  97. /* Put the clock in BCD mode */
  98. if (au_readl(0xac00002c) & 0x4) { /* reg B */
  99. au_writel(au_readl(0xac00002c) & ~0x4, 0xac00002c);
  100. au_sync();
  101. }
  102. }