board_setup.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. /*
  2. * Copyright 2000, 2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  11. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  13. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  14. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  15. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  16. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  17. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  18. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  19. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  20. *
  21. * You should have received a copy of the GNU General Public License along
  22. * with this program; if not, write to the Free Software Foundation, Inc.,
  23. * 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <asm/mach-au1x00/au1000.h>
  28. #include <asm/mach-pb1x00/pb1000.h>
  29. void board_reset(void)
  30. {
  31. }
  32. void __init board_setup(void)
  33. {
  34. u32 pin_func, static_cfg0;
  35. u32 sys_freqctrl, sys_clksrc;
  36. u32 prid = read_c0_prid();
  37. /* Set AUX clock to 12 MHz * 8 = 96 MHz */
  38. au_writel(8, SYS_AUXPLL);
  39. au_writel(0, SYS_PINSTATERD);
  40. udelay(100);
  41. #if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
  42. /* Zero and disable FREQ2 */
  43. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  44. sys_freqctrl &= ~0xFFF00000;
  45. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  46. /* Zero and disable USBH/USBD clocks */
  47. sys_clksrc = au_readl(SYS_CLKSRC);
  48. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  49. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  50. au_writel(sys_clksrc, SYS_CLKSRC);
  51. sys_freqctrl = au_readl(SYS_FREQCTRL0);
  52. sys_freqctrl &= ~0xFFF00000;
  53. sys_clksrc = au_readl(SYS_CLKSRC);
  54. sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
  55. SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
  56. switch (prid & 0x000000FF) {
  57. case 0x00: /* DA */
  58. case 0x01: /* HA */
  59. case 0x02: /* HB */
  60. /* CPU core freq to 48 MHz to slow it way down... */
  61. au_writel(4, SYS_CPUPLL);
  62. /*
  63. * Setup 48 MHz FREQ2 from CPUPLL for USB Host
  64. * FRDIV2 = 3 -> div by 8 of 384 MHz -> 48 MHz
  65. */
  66. sys_freqctrl |= (3 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2;
  67. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  68. /* CPU core freq to 384 MHz */
  69. au_writel(0x20, SYS_CPUPLL);
  70. printk(KERN_INFO "Au1000: 48 MHz OHCI workaround enabled\n");
  71. break;
  72. default: /* HC and newer */
  73. /* FREQ2 = aux / 2 = 48 MHz */
  74. sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
  75. SYS_FC_FE2 | SYS_FC_FS2;
  76. au_writel(sys_freqctrl, SYS_FREQCTRL0);
  77. break;
  78. }
  79. /*
  80. * Route 48 MHz FREQ2 into USB Host and/or Device
  81. */
  82. sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
  83. au_writel(sys_clksrc, SYS_CLKSRC);
  84. /* Configure pins GPIO[14:9] as GPIO */
  85. pin_func = au_readl(SYS_PINFUNC) & ~(SYS_PF_UR3 | SYS_PF_USB);
  86. /* 2nd USB port is USB host */
  87. pin_func |= SYS_PF_USB;
  88. au_writel(pin_func, SYS_PINFUNC);
  89. au_writel(0x2800, SYS_TRIOUTCLR);
  90. au_writel(0x0030, SYS_OUTPUTCLR);
  91. #endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
  92. /* Make GPIO 15 an input (for interrupt line) */
  93. pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_IRF;
  94. /* We don't need I2S, so make it available for GPIO[31:29] */
  95. pin_func |= SYS_PF_I2S;
  96. au_writel(pin_func, SYS_PINFUNC);
  97. au_writel(0x8000, SYS_TRIOUTCLR);
  98. static_cfg0 = au_readl(MEM_STCFG0) & ~0xc00;
  99. au_writel(static_cfg0, MEM_STCFG0);
  100. /* configure RCE2* for LCD */
  101. au_writel(0x00000004, MEM_STCFG2);
  102. /* MEM_STTIME2 */
  103. au_writel(0x09000000, MEM_STTIME2);
  104. /* Set 32-bit base address decoding for RCE2* */
  105. au_writel(0x10003ff0, MEM_STADDR2);
  106. /*
  107. * PCI CPLD setup
  108. * Expand CE0 to cover PCI
  109. */
  110. au_writel(0x11803e40, MEM_STADDR1);
  111. /* Burst visibility on */
  112. au_writel(au_readl(MEM_STCFG0) | 0x1000, MEM_STCFG0);
  113. au_writel(0x83, MEM_STCFG1); /* ewait enabled, flash timing */
  114. au_writel(0x33030a10, MEM_STTIME1); /* slower timing for FPGA */
  115. /* Setup the static bus controller */
  116. au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
  117. au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
  118. au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
  119. /*
  120. * Enable Au1000 BCLK switching - note: sed1356 must not use
  121. * its BCLK (Au1000 LCLK) for any timings
  122. */
  123. switch (prid & 0x000000FF) {
  124. case 0x00: /* DA */
  125. case 0x01: /* HA */
  126. case 0x02: /* HB */
  127. break;
  128. default: /* HC and newer */
  129. /*
  130. * Enable sys bus clock divider when IDLE state or no bus
  131. * activity.
  132. */
  133. au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
  134. break;
  135. }
  136. }