setup.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160
  1. /*
  2. * Copyright 2000, 2007-2008 MontaVista Software Inc.
  3. * Author: MontaVista Software, Inc. <source@mvista.com
  4. *
  5. * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/init.h>
  28. #include <linux/ioport.h>
  29. #include <linux/module.h>
  30. #include <linux/pm.h>
  31. #include <asm/mipsregs.h>
  32. #include <asm/reboot.h>
  33. #include <asm/time.h>
  34. #include <au1000.h>
  35. #include <prom.h>
  36. extern void __init board_setup(void);
  37. extern void au1000_restart(char *);
  38. extern void au1000_halt(void);
  39. extern void au1000_power_off(void);
  40. extern void set_cpuspec(void);
  41. void __init plat_mem_setup(void)
  42. {
  43. struct cpu_spec *sp;
  44. char *argptr;
  45. unsigned long prid, cpufreq, bclk;
  46. set_cpuspec();
  47. sp = cur_cpu_spec[0];
  48. board_setup(); /* board specific setup */
  49. prid = read_c0_prid();
  50. if (sp->cpu_pll_wo)
  51. #ifdef CONFIG_SOC_AU1000_FREQUENCY
  52. cpufreq = CONFIG_SOC_AU1000_FREQUENCY / 1000000;
  53. #else
  54. cpufreq = 396;
  55. #endif
  56. else
  57. cpufreq = (au_readl(SYS_CPUPLL) & 0x3F) * 12;
  58. printk(KERN_INFO "(PRID %08lx) @ %ld MHz\n", prid, cpufreq);
  59. if (sp->cpu_bclk) {
  60. /* Enable BCLK switching */
  61. bclk = au_readl(SYS_POWERCTRL);
  62. au_writel(bclk | 0x60, SYS_POWERCTRL);
  63. printk(KERN_INFO "BCLK switching enabled!\n");
  64. }
  65. if (sp->cpu_od)
  66. /* Various early Au1xx0 errata corrected by this */
  67. set_c0_config(1 << 19); /* Set Config[OD] */
  68. else
  69. /* Clear to obtain best system bus performance */
  70. clear_c0_config(1 << 19); /* Clear Config[OD] */
  71. argptr = prom_getcmdline();
  72. #ifdef CONFIG_SERIAL_8250_CONSOLE
  73. argptr = strstr(argptr, "console=");
  74. if (argptr == NULL) {
  75. argptr = prom_getcmdline();
  76. strcat(argptr, " console=ttyS0,115200");
  77. }
  78. #endif
  79. #ifdef CONFIG_FB_AU1100
  80. argptr = strstr(argptr, "video=");
  81. if (argptr == NULL) {
  82. argptr = prom_getcmdline();
  83. /* default panel */
  84. /*strcat(argptr, " video=au1100fb:panel:Sharp_320x240_16");*/
  85. }
  86. #endif
  87. #if defined(CONFIG_SOUND_AU1X00) && !defined(CONFIG_SOC_AU1000)
  88. /* au1000 does not support vra, au1500 and au1100 do */
  89. strcat(argptr, " au1000_audio=vra");
  90. argptr = prom_getcmdline();
  91. #endif
  92. _machine_restart = au1000_restart;
  93. _machine_halt = au1000_halt;
  94. pm_power_off = au1000_power_off;
  95. /* IO/MEM resources. */
  96. set_io_port_base(0);
  97. ioport_resource.start = IOPORT_RESOURCE_START;
  98. ioport_resource.end = IOPORT_RESOURCE_END;
  99. iomem_resource.start = IOMEM_RESOURCE_START;
  100. iomem_resource.end = IOMEM_RESOURCE_END;
  101. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_E0S);
  102. au_writel(SYS_CNTRL_E0 | SYS_CNTRL_EN0, SYS_COUNTER_CNTRL);
  103. au_sync();
  104. while (au_readl(SYS_COUNTER_CNTRL) & SYS_CNTRL_T0S);
  105. au_writel(0, SYS_TOYTRIM);
  106. }
  107. #if defined(CONFIG_64BIT_PHYS_ADDR)
  108. /* This routine should be valid for all Au1x based boards */
  109. phys_t __fixup_bigphys_addr(phys_t phys_addr, phys_t size)
  110. {
  111. /* Don't fixup 36-bit addresses */
  112. if ((phys_addr >> 32) != 0)
  113. return phys_addr;
  114. #ifdef CONFIG_PCI
  115. {
  116. u32 start = (u32)Au1500_PCI_MEM_START;
  117. u32 end = (u32)Au1500_PCI_MEM_END;
  118. /* Check for PCI memory window */
  119. if (phys_addr >= start && (phys_addr + size - 1) <= end)
  120. return (phys_t)
  121. ((phys_addr - start) + Au1500_PCI_MEM_START);
  122. }
  123. #endif
  124. /*
  125. * All Au1xx0 SOCs have a PCMCIA controller.
  126. * We setup our 32-bit pseudo addresses to be equal to the
  127. * 36-bit addr >> 4, to make it easier to check the address
  128. * and fix it.
  129. * The PCMCIA socket 0 physical attribute address is 0xF 4000 0000.
  130. * The pseudo address we use is 0xF400 0000. Any address over
  131. * 0xF400 0000 is a PCMCIA pseudo address.
  132. */
  133. if ((phys_addr >= 0xF4000000) && (phys_addr < 0xFFFFFFFF))
  134. return (phys_t)(phys_addr << 4);
  135. /* default nop */
  136. return phys_addr;
  137. }
  138. EXPORT_SYMBOL(__fixup_bigphys_addr);
  139. #endif