config.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * arch/m68k/q40/config.c
  3. *
  4. * Copyright (C) 1999 Richard Zidlicky
  5. *
  6. * originally based on:
  7. *
  8. * linux/bvme/config.c
  9. *
  10. * This file is subject to the terms and conditions of the GNU General Public
  11. * License. See the file README.legal in the main directory of this archive
  12. * for more details.
  13. */
  14. #include <linux/types.h>
  15. #include <linux/kernel.h>
  16. #include <linux/mm.h>
  17. #include <linux/tty.h>
  18. #include <linux/console.h>
  19. #include <linux/linkage.h>
  20. #include <linux/init.h>
  21. #include <linux/major.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/rtc.h>
  24. #include <linux/vt_kern.h>
  25. #include <asm/io.h>
  26. #include <asm/rtc.h>
  27. #include <asm/bootinfo.h>
  28. #include <asm/system.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/setup.h>
  31. #include <asm/irq.h>
  32. #include <asm/traps.h>
  33. #include <asm/machdep.h>
  34. #include <asm/q40_master.h>
  35. extern irqreturn_t q40_process_int(int level, struct pt_regs *regs);
  36. extern void q40_init_IRQ(void);
  37. static void q40_get_model(char *model);
  38. static int q40_get_hardware_list(char *buffer);
  39. extern void q40_sched_init(irq_handler_t handler);
  40. static unsigned long q40_gettimeoffset(void);
  41. static int q40_hwclk(int, struct rtc_time *);
  42. static unsigned int q40_get_ss(void);
  43. static int q40_set_clock_mmss(unsigned long);
  44. static int q40_get_rtc_pll(struct rtc_pll_info *pll);
  45. static int q40_set_rtc_pll(struct rtc_pll_info *pll);
  46. extern void q40_waitbut(void);
  47. void q40_set_vectors(void);
  48. extern void q40_mksound(unsigned int /*freq*/, unsigned int /*ticks*/);
  49. static void q40_mem_console_write(struct console *co, const char *b,
  50. unsigned int count);
  51. extern int ql_ticks;
  52. static struct console q40_console_driver = {
  53. .name = "debug",
  54. .write = q40_mem_console_write,
  55. .flags = CON_PRINTBUFFER,
  56. .index = -1,
  57. };
  58. /* early debugging function:*/
  59. extern char *q40_mem_cptr; /*=(char *)0xff020000;*/
  60. static int _cpleft;
  61. static void q40_mem_console_write(struct console *co, const char *s,
  62. unsigned int count)
  63. {
  64. const char *p = s;
  65. if (count < _cpleft) {
  66. while (count-- > 0) {
  67. *q40_mem_cptr = *p++;
  68. q40_mem_cptr += 4;
  69. _cpleft--;
  70. }
  71. }
  72. }
  73. static int __init q40_debug_setup(char *arg)
  74. {
  75. /* useful for early debugging stages - writes kernel messages into SRAM */
  76. if (MACH_IS_Q40 && !strncmp(arg, "mem", 3)) {
  77. /*printk("using NVRAM debug, q40_mem_cptr=%p\n",q40_mem_cptr);*/
  78. _cpleft = 2000 - ((long)q40_mem_cptr-0xff020000) / 4;
  79. register_console(&q40_console_driver);
  80. }
  81. return 0;
  82. }
  83. early_param("debug", q40_debug_setup);
  84. #if 0
  85. void printq40(char *str)
  86. {
  87. int l = strlen(str);
  88. char *p = q40_mem_cptr;
  89. while (l-- > 0 && _cpleft-- > 0) {
  90. *p = *str++;
  91. p += 4;
  92. }
  93. q40_mem_cptr = p;
  94. }
  95. #endif
  96. static int halted;
  97. #ifdef CONFIG_HEARTBEAT
  98. static void q40_heartbeat(int on)
  99. {
  100. if (halted)
  101. return;
  102. if (on)
  103. Q40_LED_ON();
  104. else
  105. Q40_LED_OFF();
  106. }
  107. #endif
  108. static void q40_reset(void)
  109. {
  110. halted = 1;
  111. printk("\n\n*******************************************\n"
  112. "Called q40_reset : press the RESET button!! \n"
  113. "*******************************************\n");
  114. Q40_LED_ON();
  115. while (1)
  116. ;
  117. }
  118. static void q40_halt(void)
  119. {
  120. halted = 1;
  121. printk("\n\n*******************\n"
  122. " Called q40_halt\n"
  123. "*******************\n");
  124. Q40_LED_ON();
  125. while (1)
  126. ;
  127. }
  128. static void q40_get_model(char *model)
  129. {
  130. sprintf(model, "Q40");
  131. }
  132. /* No hardware options on Q40? */
  133. static int q40_get_hardware_list(char *buffer)
  134. {
  135. *buffer = '\0';
  136. return 0;
  137. }
  138. static unsigned int serports[] =
  139. {
  140. 0x3f8,0x2f8,0x3e8,0x2e8,0
  141. };
  142. static void q40_disable_irqs(void)
  143. {
  144. unsigned i, j;
  145. j = 0;
  146. while ((i = serports[j++]))
  147. outb(0, i + UART_IER);
  148. master_outb(0, EXT_ENABLE_REG);
  149. master_outb(0, KEY_IRQ_ENABLE_REG);
  150. }
  151. void __init config_q40(void)
  152. {
  153. mach_sched_init = q40_sched_init;
  154. mach_init_IRQ = q40_init_IRQ;
  155. mach_gettimeoffset = q40_gettimeoffset;
  156. mach_hwclk = q40_hwclk;
  157. mach_get_ss = q40_get_ss;
  158. mach_get_rtc_pll = q40_get_rtc_pll;
  159. mach_set_rtc_pll = q40_set_rtc_pll;
  160. mach_set_clock_mmss = q40_set_clock_mmss;
  161. mach_reset = q40_reset;
  162. mach_get_model = q40_get_model;
  163. mach_get_hardware_list = q40_get_hardware_list;
  164. #if defined(CONFIG_INPUT_M68K_BEEP) || defined(CONFIG_INPUT_M68K_BEEP_MODULE)
  165. mach_beep = q40_mksound;
  166. #endif
  167. #ifdef CONFIG_HEARTBEAT
  168. mach_heartbeat = q40_heartbeat;
  169. #endif
  170. mach_halt = q40_halt;
  171. /* disable a few things that SMSQ might have left enabled */
  172. q40_disable_irqs();
  173. /* no DMA at all, but ide-scsi requires it.. make sure
  174. * all physical RAM fits into the boundary - otherwise
  175. * allocator may play costly and useless tricks */
  176. mach_max_dma_address = 1024*1024*1024;
  177. }
  178. int q40_parse_bootinfo(const struct bi_record *rec)
  179. {
  180. return 1;
  181. }
  182. static inline unsigned char bcd2bin(unsigned char b)
  183. {
  184. return (b >> 4) * 10 + (b & 15);
  185. }
  186. static inline unsigned char bin2bcd(unsigned char b)
  187. {
  188. return (b / 10) * 16 + (b % 10);
  189. }
  190. static unsigned long q40_gettimeoffset(void)
  191. {
  192. return 5000 * (ql_ticks != 0);
  193. }
  194. /*
  195. * Looks like op is non-zero for setting the clock, and zero for
  196. * reading the clock.
  197. *
  198. * struct hwclk_time {
  199. * unsigned sec; 0..59
  200. * unsigned min; 0..59
  201. * unsigned hour; 0..23
  202. * unsigned day; 1..31
  203. * unsigned mon; 0..11
  204. * unsigned year; 00...
  205. * int wday; 0..6, 0 is Sunday, -1 means unknown/don't set
  206. * };
  207. */
  208. static int q40_hwclk(int op, struct rtc_time *t)
  209. {
  210. if (op) {
  211. /* Write.... */
  212. Q40_RTC_CTRL |= Q40_RTC_WRITE;
  213. Q40_RTC_SECS = bin2bcd(t->tm_sec);
  214. Q40_RTC_MINS = bin2bcd(t->tm_min);
  215. Q40_RTC_HOUR = bin2bcd(t->tm_hour);
  216. Q40_RTC_DATE = bin2bcd(t->tm_mday);
  217. Q40_RTC_MNTH = bin2bcd(t->tm_mon + 1);
  218. Q40_RTC_YEAR = bin2bcd(t->tm_year%100);
  219. if (t->tm_wday >= 0)
  220. Q40_RTC_DOW = bin2bcd(t->tm_wday+1);
  221. Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
  222. } else {
  223. /* Read.... */
  224. Q40_RTC_CTRL |= Q40_RTC_READ;
  225. t->tm_year = bcd2bin (Q40_RTC_YEAR);
  226. t->tm_mon = bcd2bin (Q40_RTC_MNTH)-1;
  227. t->tm_mday = bcd2bin (Q40_RTC_DATE);
  228. t->tm_hour = bcd2bin (Q40_RTC_HOUR);
  229. t->tm_min = bcd2bin (Q40_RTC_MINS);
  230. t->tm_sec = bcd2bin (Q40_RTC_SECS);
  231. Q40_RTC_CTRL &= ~(Q40_RTC_READ);
  232. if (t->tm_year < 70)
  233. t->tm_year += 100;
  234. t->tm_wday = bcd2bin(Q40_RTC_DOW)-1;
  235. }
  236. return 0;
  237. }
  238. static unsigned int q40_get_ss(void)
  239. {
  240. return bcd2bin(Q40_RTC_SECS);
  241. }
  242. /*
  243. * Set the minutes and seconds from seconds value 'nowtime'. Fail if
  244. * clock is out by > 30 minutes. Logic lifted from atari code.
  245. */
  246. static int q40_set_clock_mmss(unsigned long nowtime)
  247. {
  248. int retval = 0;
  249. short real_seconds = nowtime % 60, real_minutes = (nowtime / 60) % 60;
  250. int rtc_minutes;
  251. rtc_minutes = bcd2bin(Q40_RTC_MINS);
  252. if ((rtc_minutes < real_minutes ?
  253. real_minutes - rtc_minutes :
  254. rtc_minutes - real_minutes) < 30) {
  255. Q40_RTC_CTRL |= Q40_RTC_WRITE;
  256. Q40_RTC_MINS = bin2bcd(real_minutes);
  257. Q40_RTC_SECS = bin2bcd(real_seconds);
  258. Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
  259. } else
  260. retval = -1;
  261. return retval;
  262. }
  263. /* get and set PLL calibration of RTC clock */
  264. #define Q40_RTC_PLL_MASK ((1<<5)-1)
  265. #define Q40_RTC_PLL_SIGN (1<<5)
  266. static int q40_get_rtc_pll(struct rtc_pll_info *pll)
  267. {
  268. int tmp = Q40_RTC_CTRL;
  269. pll->pll_value = tmp & Q40_RTC_PLL_MASK;
  270. if (tmp & Q40_RTC_PLL_SIGN)
  271. pll->pll_value = -pll->pll_value;
  272. pll->pll_max = 31;
  273. pll->pll_min = -31;
  274. pll->pll_posmult = 512;
  275. pll->pll_negmult = 256;
  276. pll->pll_clock = 125829120;
  277. return 0;
  278. }
  279. static int q40_set_rtc_pll(struct rtc_pll_info *pll)
  280. {
  281. if (!pll->pll_ctrl) {
  282. /* the docs are a bit unclear so I am doublesetting */
  283. /* RTC_WRITE here ... */
  284. int tmp = (pll->pll_value & 31) | (pll->pll_value<0 ? 32 : 0) |
  285. Q40_RTC_WRITE;
  286. Q40_RTC_CTRL |= Q40_RTC_WRITE;
  287. Q40_RTC_CTRL = tmp;
  288. Q40_RTC_CTRL &= ~(Q40_RTC_WRITE);
  289. return 0;
  290. } else
  291. return -EINVAL;
  292. }