pcibr_provider.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2001-2004, 2006 Silicon Graphics, Inc. All rights reserved.
  7. */
  8. #include <linux/interrupt.h>
  9. #include <linux/types.h>
  10. #include <linux/pci.h>
  11. #include <asm/sn/addrs.h>
  12. #include <asm/sn/geo.h>
  13. #include <asm/sn/pcibr_provider.h>
  14. #include <asm/sn/pcibus_provider_defs.h>
  15. #include <asm/sn/pcidev.h>
  16. #include <asm/sn/sn_sal.h>
  17. #include <asm/sn/pic.h>
  18. #include <asm/sn/sn2/sn_hwperf.h>
  19. #include "xtalk/xwidgetdev.h"
  20. #include "xtalk/hubdev.h"
  21. int
  22. sal_pcibr_slot_enable(struct pcibus_info *soft, int device, void *resp,
  23. char **ssdt)
  24. {
  25. struct ia64_sal_retval ret_stuff;
  26. u64 busnum;
  27. u64 segment;
  28. ret_stuff.status = 0;
  29. ret_stuff.v0 = 0;
  30. segment = soft->pbi_buscommon.bs_persist_segment;
  31. busnum = soft->pbi_buscommon.bs_persist_busnum;
  32. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_ENABLE, segment,
  33. busnum, (u64) device, (u64) resp, (u64)ia64_tpa(ssdt),
  34. 0, 0);
  35. return (int)ret_stuff.v0;
  36. }
  37. int
  38. sal_pcibr_slot_disable(struct pcibus_info *soft, int device, int action,
  39. void *resp)
  40. {
  41. struct ia64_sal_retval ret_stuff;
  42. u64 busnum;
  43. u64 segment;
  44. ret_stuff.status = 0;
  45. ret_stuff.v0 = 0;
  46. segment = soft->pbi_buscommon.bs_persist_segment;
  47. busnum = soft->pbi_buscommon.bs_persist_busnum;
  48. SAL_CALL_NOLOCK(ret_stuff, (u64) SN_SAL_IOIF_SLOT_DISABLE,
  49. segment, busnum, (u64) device, (u64) action,
  50. (u64) resp, 0, 0);
  51. return (int)ret_stuff.v0;
  52. }
  53. static int sal_pcibr_error_interrupt(struct pcibus_info *soft)
  54. {
  55. struct ia64_sal_retval ret_stuff;
  56. u64 busnum;
  57. int segment;
  58. ret_stuff.status = 0;
  59. ret_stuff.v0 = 0;
  60. segment = soft->pbi_buscommon.bs_persist_segment;
  61. busnum = soft->pbi_buscommon.bs_persist_busnum;
  62. SAL_CALL_NOLOCK(ret_stuff,
  63. (u64) SN_SAL_IOIF_ERROR_INTERRUPT,
  64. (u64) segment, (u64) busnum, 0, 0, 0, 0, 0);
  65. return (int)ret_stuff.v0;
  66. }
  67. u16 sn_ioboard_to_pci_bus(struct pci_bus *pci_bus)
  68. {
  69. s64 rc;
  70. u16 uninitialized_var(ioboard); /* GCC be quiet */
  71. nasid_t nasid = NASID_GET(SN_PCIBUS_BUSSOFT(pci_bus)->bs_base);
  72. rc = ia64_sn_sysctl_ioboard_get(nasid, &ioboard);
  73. if (rc) {
  74. printk(KERN_WARNING "ia64_sn_sysctl_ioboard_get failed: %ld\n",
  75. rc);
  76. return 0;
  77. }
  78. return ioboard;
  79. }
  80. /*
  81. * PCI Bridge Error interrupt handler. Gets invoked whenever a PCI
  82. * bridge sends an error interrupt.
  83. */
  84. static irqreturn_t
  85. pcibr_error_intr_handler(int irq, void *arg)
  86. {
  87. struct pcibus_info *soft = arg;
  88. if (sal_pcibr_error_interrupt(soft) < 0)
  89. panic("pcibr_error_intr_handler(): Fatal Bridge Error");
  90. return IRQ_HANDLED;
  91. }
  92. void *
  93. pcibr_bus_fixup(struct pcibus_bussoft *prom_bussoft, struct pci_controller *controller)
  94. {
  95. int nasid, cnode, j;
  96. struct hubdev_info *hubdev_info;
  97. struct pcibus_info *soft;
  98. struct sn_flush_device_kernel *sn_flush_device_kernel;
  99. struct sn_flush_device_common *common;
  100. if (! IS_PCI_BRIDGE_ASIC(prom_bussoft->bs_asic_type)) {
  101. return NULL;
  102. }
  103. /*
  104. * Allocate kernel bus soft and copy from prom.
  105. */
  106. soft = kmalloc(sizeof(struct pcibus_info), GFP_KERNEL);
  107. if (!soft) {
  108. return NULL;
  109. }
  110. memcpy(soft, prom_bussoft, sizeof(struct pcibus_info));
  111. soft->pbi_buscommon.bs_base = (unsigned long)
  112. ioremap(REGION_OFFSET(soft->pbi_buscommon.bs_base),
  113. sizeof(struct pic));
  114. spin_lock_init(&soft->pbi_lock);
  115. /*
  116. * register the bridge's error interrupt handler
  117. */
  118. if (request_irq(SGI_PCIASIC_ERROR, pcibr_error_intr_handler,
  119. IRQF_SHARED, "PCIBR error", (void *)(soft))) {
  120. printk(KERN_WARNING
  121. "pcibr cannot allocate interrupt for error handler\n");
  122. }
  123. sn_set_err_irq_affinity(SGI_PCIASIC_ERROR);
  124. /*
  125. * Update the Bridge with the "kernel" pagesize
  126. */
  127. if (PAGE_SIZE < 16384) {
  128. pcireg_control_bit_clr(soft, PCIBR_CTRL_PAGE_SIZE);
  129. } else {
  130. pcireg_control_bit_set(soft, PCIBR_CTRL_PAGE_SIZE);
  131. }
  132. nasid = NASID_GET(soft->pbi_buscommon.bs_base);
  133. cnode = nasid_to_cnodeid(nasid);
  134. hubdev_info = (struct hubdev_info *)(NODEPDA(cnode)->pdinfo);
  135. if (hubdev_info->hdi_flush_nasid_list.widget_p) {
  136. sn_flush_device_kernel = hubdev_info->hdi_flush_nasid_list.
  137. widget_p[(int)soft->pbi_buscommon.bs_xid];
  138. if (sn_flush_device_kernel) {
  139. for (j = 0; j < DEV_PER_WIDGET;
  140. j++, sn_flush_device_kernel++) {
  141. common = sn_flush_device_kernel->common;
  142. if (common->sfdl_slot == -1)
  143. continue;
  144. if ((common->sfdl_persistent_segment ==
  145. soft->pbi_buscommon.bs_persist_segment) &&
  146. (common->sfdl_persistent_busnum ==
  147. soft->pbi_buscommon.bs_persist_busnum))
  148. common->sfdl_pcibus_info =
  149. soft;
  150. }
  151. }
  152. }
  153. /* Setup the PMU ATE map */
  154. soft->pbi_int_ate_resource.lowest_free_index = 0;
  155. soft->pbi_int_ate_resource.ate =
  156. kzalloc(soft->pbi_int_ate_size * sizeof(u64), GFP_KERNEL);
  157. if (!soft->pbi_int_ate_resource.ate) {
  158. kfree(soft);
  159. return NULL;
  160. }
  161. return soft;
  162. }
  163. void pcibr_force_interrupt(struct sn_irq_info *sn_irq_info)
  164. {
  165. struct pcidev_info *pcidev_info;
  166. struct pcibus_info *pcibus_info;
  167. int bit = sn_irq_info->irq_int_bit;
  168. if (! sn_irq_info->irq_bridge)
  169. return;
  170. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  171. if (pcidev_info) {
  172. pcibus_info =
  173. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  174. pdi_pcibus_info;
  175. pcireg_force_intr_set(pcibus_info, bit);
  176. }
  177. }
  178. void pcibr_target_interrupt(struct sn_irq_info *sn_irq_info)
  179. {
  180. struct pcidev_info *pcidev_info;
  181. struct pcibus_info *pcibus_info;
  182. int bit = sn_irq_info->irq_int_bit;
  183. u64 xtalk_addr = sn_irq_info->irq_xtalkaddr;
  184. pcidev_info = (struct pcidev_info *)sn_irq_info->irq_pciioinfo;
  185. if (pcidev_info) {
  186. pcibus_info =
  187. (struct pcibus_info *)pcidev_info->pdi_host_pcidev_info->
  188. pdi_pcibus_info;
  189. /* Disable the device's IRQ */
  190. pcireg_intr_enable_bit_clr(pcibus_info, (1 << bit));
  191. /* Change the device's IRQ */
  192. pcireg_intr_addr_addr_set(pcibus_info, bit, xtalk_addr);
  193. /* Re-enable the device's IRQ */
  194. pcireg_intr_enable_bit_set(pcibus_info, (1 << bit));
  195. pcibr_force_interrupt(sn_irq_info);
  196. }
  197. }
  198. /*
  199. * Provider entries for PIC/CP
  200. */
  201. struct sn_pcibus_provider pcibr_provider = {
  202. .dma_map = pcibr_dma_map,
  203. .dma_map_consistent = pcibr_dma_map_consistent,
  204. .dma_unmap = pcibr_dma_unmap,
  205. .bus_fixup = pcibr_bus_fixup,
  206. .force_interrupt = pcibr_force_interrupt,
  207. .target_interrupt = pcibr_target_interrupt
  208. };
  209. int
  210. pcibr_init_provider(void)
  211. {
  212. sn_pci_provider[PCIIO_ASIC_TYPE_PIC] = &pcibr_provider;
  213. sn_pci_provider[PCIIO_ASIC_TYPE_TIOCP] = &pcibr_provider;
  214. return 0;
  215. }
  216. EXPORT_SYMBOL_GPL(sal_pcibr_slot_enable);
  217. EXPORT_SYMBOL_GPL(sal_pcibr_slot_disable);
  218. EXPORT_SYMBOL_GPL(sn_ioboard_to_pci_bus);