dpmc_modes.S 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799
  1. /*
  2. * Copyright 2004-2008 Analog Devices Inc.
  3. *
  4. * Licensed under the GPL-2 or later.
  5. */
  6. #include <linux/linkage.h>
  7. #include <asm/blackfin.h>
  8. #include <mach/irq.h>
  9. #include <asm/dpmc.h>
  10. .section .l1.text
  11. ENTRY(_sleep_mode)
  12. [--SP] = ( R7:0, P5:0 );
  13. [--SP] = RETS;
  14. call _set_sic_iwr;
  15. R0 = 0xFFFF (Z);
  16. call _set_rtc_istat;
  17. P0.H = hi(PLL_CTL);
  18. P0.L = lo(PLL_CTL);
  19. R1 = W[P0](z);
  20. BITSET (R1, 3);
  21. W[P0] = R1.L;
  22. CLI R2;
  23. SSYNC;
  24. IDLE;
  25. STI R2;
  26. call _test_pll_locked;
  27. R0 = IWR_ENABLE(0);
  28. R1 = IWR_DISABLE_ALL;
  29. R2 = IWR_DISABLE_ALL;
  30. call _set_sic_iwr;
  31. P0.H = hi(PLL_CTL);
  32. P0.L = lo(PLL_CTL);
  33. R7 = w[p0](z);
  34. BITCLR (R7, 3);
  35. BITCLR (R7, 5);
  36. w[p0] = R7.L;
  37. IDLE;
  38. call _test_pll_locked;
  39. RETS = [SP++];
  40. ( R7:0, P5:0 ) = [SP++];
  41. RTS;
  42. ENDPROC(_sleep_mode)
  43. ENTRY(_hibernate_mode)
  44. [--SP] = ( R7:0, P5:0 );
  45. [--SP] = RETS;
  46. R3 = R0;
  47. R0 = IWR_DISABLE_ALL;
  48. R1 = IWR_DISABLE_ALL;
  49. R2 = IWR_DISABLE_ALL;
  50. call _set_sic_iwr;
  51. call _set_dram_srfs;
  52. SSYNC;
  53. R0 = 0xFFFF (Z);
  54. call _set_rtc_istat;
  55. P0.H = hi(VR_CTL);
  56. P0.L = lo(VR_CTL);
  57. W[P0] = R3.L;
  58. CLI R2;
  59. IDLE;
  60. .Lforever:
  61. jump .Lforever;
  62. ENDPROC(_hibernate_mode)
  63. ENTRY(_sleep_deeper)
  64. [--SP] = ( R7:0, P5:0 );
  65. [--SP] = RETS;
  66. CLI R4;
  67. P3 = R0;
  68. P4 = R1;
  69. P5 = R2;
  70. R0 = IWR_ENABLE(0);
  71. R1 = IWR_DISABLE_ALL;
  72. R2 = IWR_DISABLE_ALL;
  73. call _set_sic_iwr;
  74. call _set_dram_srfs; /* Set SDRAM Self Refresh */
  75. /* Clear all the interrupts,bits sticky */
  76. R0 = 0xFFFF (Z);
  77. call _set_rtc_istat;
  78. P0.H = hi(PLL_DIV);
  79. P0.L = lo(PLL_DIV);
  80. R6 = W[P0](z);
  81. R0.L = 0xF;
  82. W[P0] = R0.l; /* Set Max VCO to SCLK divider */
  83. P0.H = hi(PLL_CTL);
  84. P0.L = lo(PLL_CTL);
  85. R5 = W[P0](z);
  86. R0.L = (CONFIG_MIN_VCO_HZ/CONFIG_CLKIN_HZ) << 9;
  87. W[P0] = R0.l; /* Set Min CLKIN to VCO multiplier */
  88. SSYNC;
  89. IDLE;
  90. call _test_pll_locked;
  91. P0.H = hi(VR_CTL);
  92. P0.L = lo(VR_CTL);
  93. R7 = W[P0](z);
  94. R1 = 0x6;
  95. R1 <<= 16;
  96. R2 = 0x0404(Z);
  97. R1 = R1|R2;
  98. R2 = DEPOSIT(R7, R1);
  99. W[P0] = R2; /* Set Min Core Voltage */
  100. SSYNC;
  101. IDLE;
  102. call _test_pll_locked;
  103. R0 = P3;
  104. R1 = P4;
  105. R3 = P5;
  106. call _set_sic_iwr; /* Set Awake from IDLE */
  107. P0.H = hi(PLL_CTL);
  108. P0.L = lo(PLL_CTL);
  109. R0 = W[P0](z);
  110. BITSET (R0, 3);
  111. W[P0] = R0.L; /* Turn CCLK OFF */
  112. SSYNC;
  113. IDLE;
  114. call _test_pll_locked;
  115. R0 = IWR_ENABLE(0);
  116. R1 = IWR_DISABLE_ALL;
  117. R2 = IWR_DISABLE_ALL;
  118. call _set_sic_iwr; /* Set Awake from IDLE PLL */
  119. P0.H = hi(VR_CTL);
  120. P0.L = lo(VR_CTL);
  121. W[P0]= R7;
  122. SSYNC;
  123. IDLE;
  124. call _test_pll_locked;
  125. P0.H = hi(PLL_DIV);
  126. P0.L = lo(PLL_DIV);
  127. W[P0]= R6; /* Restore CCLK and SCLK divider */
  128. P0.H = hi(PLL_CTL);
  129. P0.L = lo(PLL_CTL);
  130. w[p0] = R5; /* Restore VCO multiplier */
  131. IDLE;
  132. call _test_pll_locked;
  133. call _unset_dram_srfs; /* SDRAM Self Refresh Off */
  134. STI R4;
  135. RETS = [SP++];
  136. ( R7:0, P5:0 ) = [SP++];
  137. RTS;
  138. ENDPROC(_sleep_deeper)
  139. ENTRY(_set_dram_srfs)
  140. /* set the dram to self refresh mode */
  141. SSYNC;
  142. #if defined(EBIU_RSTCTL) /* DDR */
  143. P0.H = hi(EBIU_RSTCTL);
  144. P0.L = lo(EBIU_RSTCTL);
  145. R2 = [P0];
  146. BITSET(R2, 3); /* SRREQ enter self-refresh mode */
  147. [P0] = R2;
  148. SSYNC;
  149. 1:
  150. R2 = [P0];
  151. CC = BITTST(R2, 4);
  152. if !CC JUMP 1b;
  153. #else /* SDRAM */
  154. P0.L = lo(EBIU_SDGCTL);
  155. P0.H = hi(EBIU_SDGCTL);
  156. R2 = [P0];
  157. BITSET(R2, 24); /* SRFS enter self-refresh mode */
  158. [P0] = R2;
  159. SSYNC;
  160. P0.L = lo(EBIU_SDSTAT);
  161. P0.H = hi(EBIU_SDSTAT);
  162. 1:
  163. R2 = w[P0];
  164. SSYNC;
  165. cc = BITTST(R2, 1); /* SDSRA poll self-refresh status */
  166. if !cc jump 1b;
  167. P0.L = lo(EBIU_SDGCTL);
  168. P0.H = hi(EBIU_SDGCTL);
  169. R2 = [P0];
  170. BITCLR(R2, 0); /* SCTLE disable CLKOUT */
  171. [P0] = R2;
  172. #endif
  173. RTS;
  174. ENDPROC(_set_dram_srfs)
  175. ENTRY(_unset_dram_srfs)
  176. /* set the dram out of self refresh mode */
  177. #if defined(EBIU_RSTCTL) /* DDR */
  178. P0.H = hi(EBIU_RSTCTL);
  179. P0.L = lo(EBIU_RSTCTL);
  180. R2 = [P0];
  181. BITCLR(R2, 3); /* clear SRREQ bit */
  182. [P0] = R2;
  183. #elif defined(EBIU_SDGCTL) /* SDRAM */
  184. P0.L = lo(EBIU_SDGCTL); /* release CLKOUT from self-refresh */
  185. P0.H = hi(EBIU_SDGCTL);
  186. R2 = [P0];
  187. BITSET(R2, 0); /* SCTLE enable CLKOUT */
  188. [P0] = R2
  189. SSYNC;
  190. P0.L = lo(EBIU_SDGCTL); /* release SDRAM from self-refresh */
  191. P0.H = hi(EBIU_SDGCTL);
  192. R2 = [P0];
  193. BITCLR(R2, 24); /* clear SRFS bit */
  194. [P0] = R2
  195. #endif
  196. SSYNC;
  197. RTS;
  198. ENDPROC(_unset_dram_srfs)
  199. ENTRY(_set_sic_iwr)
  200. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  201. P0.H = hi(SIC_IWR0);
  202. P0.L = lo(SIC_IWR0);
  203. P1.H = hi(SIC_IWR1);
  204. P1.L = lo(SIC_IWR1);
  205. [P1] = R1;
  206. #if defined(CONFIG_BF54x)
  207. P1.H = hi(SIC_IWR2);
  208. P1.L = lo(SIC_IWR2);
  209. [P1] = R2;
  210. #endif
  211. #else
  212. P0.H = hi(SIC_IWR);
  213. P0.L = lo(SIC_IWR);
  214. #endif
  215. [P0] = R0;
  216. SSYNC;
  217. RTS;
  218. ENDPROC(_set_sic_iwr)
  219. ENTRY(_set_rtc_istat)
  220. #ifndef CONFIG_BF561
  221. P0.H = hi(RTC_ISTAT);
  222. P0.L = lo(RTC_ISTAT);
  223. w[P0] = R0.L;
  224. SSYNC;
  225. #elif (ANOMALY_05000371)
  226. nop;
  227. nop;
  228. nop;
  229. nop;
  230. #endif
  231. RTS;
  232. ENDPROC(_set_rtc_istat)
  233. ENTRY(_test_pll_locked)
  234. P0.H = hi(PLL_STAT);
  235. P0.L = lo(PLL_STAT);
  236. 1:
  237. R0 = W[P0] (Z);
  238. CC = BITTST(R0,5);
  239. IF !CC JUMP 1b;
  240. RTS;
  241. ENDPROC(_test_pll_locked)
  242. .section .text
  243. ENTRY(_do_hibernate)
  244. [--SP] = ( R7:0, P5:0 );
  245. [--SP] = RETS;
  246. /* Save System MMRs */
  247. R2 = R0;
  248. P0.H = hi(PLL_CTL);
  249. P0.L = lo(PLL_CTL);
  250. #ifdef SIC_IMASK0
  251. PM_SYS_PUSH(SIC_IMASK0)
  252. #endif
  253. #ifdef SIC_IMASK1
  254. PM_SYS_PUSH(SIC_IMASK1)
  255. #endif
  256. #ifdef SIC_IMASK2
  257. PM_SYS_PUSH(SIC_IMASK2)
  258. #endif
  259. #ifdef SIC_IMASK
  260. PM_SYS_PUSH(SIC_IMASK)
  261. #endif
  262. #ifdef SICA_IMASK0
  263. PM_SYS_PUSH(SICA_IMASK0)
  264. #endif
  265. #ifdef SICA_IMASK1
  266. PM_SYS_PUSH(SICA_IMASK1)
  267. #endif
  268. #ifdef SIC_IAR2
  269. PM_SYS_PUSH(SIC_IAR0)
  270. PM_SYS_PUSH(SIC_IAR1)
  271. PM_SYS_PUSH(SIC_IAR2)
  272. #endif
  273. #ifdef SIC_IAR3
  274. PM_SYS_PUSH(SIC_IAR3)
  275. #endif
  276. #ifdef SIC_IAR4
  277. PM_SYS_PUSH(SIC_IAR4)
  278. PM_SYS_PUSH(SIC_IAR5)
  279. PM_SYS_PUSH(SIC_IAR6)
  280. #endif
  281. #ifdef SIC_IAR7
  282. PM_SYS_PUSH(SIC_IAR7)
  283. #endif
  284. #ifdef SIC_IAR8
  285. PM_SYS_PUSH(SIC_IAR8)
  286. PM_SYS_PUSH(SIC_IAR9)
  287. PM_SYS_PUSH(SIC_IAR10)
  288. PM_SYS_PUSH(SIC_IAR11)
  289. #endif
  290. #ifdef SICA_IAR0
  291. PM_SYS_PUSH(SICA_IAR0)
  292. PM_SYS_PUSH(SICA_IAR1)
  293. PM_SYS_PUSH(SICA_IAR2)
  294. PM_SYS_PUSH(SICA_IAR3)
  295. PM_SYS_PUSH(SICA_IAR4)
  296. PM_SYS_PUSH(SICA_IAR5)
  297. PM_SYS_PUSH(SICA_IAR6)
  298. PM_SYS_PUSH(SICA_IAR7)
  299. #endif
  300. #ifdef SIC_IWR
  301. PM_SYS_PUSH(SIC_IWR)
  302. #endif
  303. #ifdef SIC_IWR0
  304. PM_SYS_PUSH(SIC_IWR0)
  305. #endif
  306. #ifdef SIC_IWR1
  307. PM_SYS_PUSH(SIC_IWR1)
  308. #endif
  309. #ifdef SIC_IWR2
  310. PM_SYS_PUSH(SIC_IWR2)
  311. #endif
  312. #ifdef SICA_IWR0
  313. PM_SYS_PUSH(SICA_IWR0)
  314. #endif
  315. #ifdef SICA_IWR1
  316. PM_SYS_PUSH(SICA_IWR1)
  317. #endif
  318. #ifdef PINT0_ASSIGN
  319. PM_SYS_PUSH(PINT0_ASSIGN)
  320. PM_SYS_PUSH(PINT1_ASSIGN)
  321. PM_SYS_PUSH(PINT2_ASSIGN)
  322. PM_SYS_PUSH(PINT3_ASSIGN)
  323. #endif
  324. PM_SYS_PUSH(EBIU_AMBCTL0)
  325. PM_SYS_PUSH(EBIU_AMBCTL1)
  326. PM_SYS_PUSH16(EBIU_AMGCTL)
  327. #ifdef EBIU_FCTL
  328. PM_SYS_PUSH(EBIU_MBSCTL)
  329. PM_SYS_PUSH(EBIU_MODE)
  330. PM_SYS_PUSH(EBIU_FCTL)
  331. #endif
  332. PM_SYS_PUSH16(SYSCR)
  333. /* Save Core MMRs */
  334. P0.H = hi(SRAM_BASE_ADDRESS);
  335. P0.L = lo(SRAM_BASE_ADDRESS);
  336. PM_PUSH(DMEM_CONTROL)
  337. PM_PUSH(DCPLB_ADDR0)
  338. PM_PUSH(DCPLB_ADDR1)
  339. PM_PUSH(DCPLB_ADDR2)
  340. PM_PUSH(DCPLB_ADDR3)
  341. PM_PUSH(DCPLB_ADDR4)
  342. PM_PUSH(DCPLB_ADDR5)
  343. PM_PUSH(DCPLB_ADDR6)
  344. PM_PUSH(DCPLB_ADDR7)
  345. PM_PUSH(DCPLB_ADDR8)
  346. PM_PUSH(DCPLB_ADDR9)
  347. PM_PUSH(DCPLB_ADDR10)
  348. PM_PUSH(DCPLB_ADDR11)
  349. PM_PUSH(DCPLB_ADDR12)
  350. PM_PUSH(DCPLB_ADDR13)
  351. PM_PUSH(DCPLB_ADDR14)
  352. PM_PUSH(DCPLB_ADDR15)
  353. PM_PUSH(DCPLB_DATA0)
  354. PM_PUSH(DCPLB_DATA1)
  355. PM_PUSH(DCPLB_DATA2)
  356. PM_PUSH(DCPLB_DATA3)
  357. PM_PUSH(DCPLB_DATA4)
  358. PM_PUSH(DCPLB_DATA5)
  359. PM_PUSH(DCPLB_DATA6)
  360. PM_PUSH(DCPLB_DATA7)
  361. PM_PUSH(DCPLB_DATA8)
  362. PM_PUSH(DCPLB_DATA9)
  363. PM_PUSH(DCPLB_DATA10)
  364. PM_PUSH(DCPLB_DATA11)
  365. PM_PUSH(DCPLB_DATA12)
  366. PM_PUSH(DCPLB_DATA13)
  367. PM_PUSH(DCPLB_DATA14)
  368. PM_PUSH(DCPLB_DATA15)
  369. PM_PUSH(IMEM_CONTROL)
  370. PM_PUSH(ICPLB_ADDR0)
  371. PM_PUSH(ICPLB_ADDR1)
  372. PM_PUSH(ICPLB_ADDR2)
  373. PM_PUSH(ICPLB_ADDR3)
  374. PM_PUSH(ICPLB_ADDR4)
  375. PM_PUSH(ICPLB_ADDR5)
  376. PM_PUSH(ICPLB_ADDR6)
  377. PM_PUSH(ICPLB_ADDR7)
  378. PM_PUSH(ICPLB_ADDR8)
  379. PM_PUSH(ICPLB_ADDR9)
  380. PM_PUSH(ICPLB_ADDR10)
  381. PM_PUSH(ICPLB_ADDR11)
  382. PM_PUSH(ICPLB_ADDR12)
  383. PM_PUSH(ICPLB_ADDR13)
  384. PM_PUSH(ICPLB_ADDR14)
  385. PM_PUSH(ICPLB_ADDR15)
  386. PM_PUSH(ICPLB_DATA0)
  387. PM_PUSH(ICPLB_DATA1)
  388. PM_PUSH(ICPLB_DATA2)
  389. PM_PUSH(ICPLB_DATA3)
  390. PM_PUSH(ICPLB_DATA4)
  391. PM_PUSH(ICPLB_DATA5)
  392. PM_PUSH(ICPLB_DATA6)
  393. PM_PUSH(ICPLB_DATA7)
  394. PM_PUSH(ICPLB_DATA8)
  395. PM_PUSH(ICPLB_DATA9)
  396. PM_PUSH(ICPLB_DATA10)
  397. PM_PUSH(ICPLB_DATA11)
  398. PM_PUSH(ICPLB_DATA12)
  399. PM_PUSH(ICPLB_DATA13)
  400. PM_PUSH(ICPLB_DATA14)
  401. PM_PUSH(ICPLB_DATA15)
  402. PM_PUSH(EVT0)
  403. PM_PUSH(EVT1)
  404. PM_PUSH(EVT2)
  405. PM_PUSH(EVT3)
  406. PM_PUSH(EVT4)
  407. PM_PUSH(EVT5)
  408. PM_PUSH(EVT6)
  409. PM_PUSH(EVT7)
  410. PM_PUSH(EVT8)
  411. PM_PUSH(EVT9)
  412. PM_PUSH(EVT10)
  413. PM_PUSH(EVT11)
  414. PM_PUSH(EVT12)
  415. PM_PUSH(EVT13)
  416. PM_PUSH(EVT14)
  417. PM_PUSH(EVT15)
  418. PM_PUSH(IMASK)
  419. PM_PUSH(ILAT)
  420. PM_PUSH(IPRIO)
  421. PM_PUSH(TCNTL)
  422. PM_PUSH(TPERIOD)
  423. PM_PUSH(TSCALE)
  424. PM_PUSH(TCOUNT)
  425. PM_PUSH(TBUFCTL)
  426. /* Save Core Registers */
  427. [--sp] = SYSCFG;
  428. [--sp] = ( R7:0, P5:0 );
  429. [--sp] = fp;
  430. [--sp] = usp;
  431. [--sp] = i0;
  432. [--sp] = i1;
  433. [--sp] = i2;
  434. [--sp] = i3;
  435. [--sp] = m0;
  436. [--sp] = m1;
  437. [--sp] = m2;
  438. [--sp] = m3;
  439. [--sp] = l0;
  440. [--sp] = l1;
  441. [--sp] = l2;
  442. [--sp] = l3;
  443. [--sp] = b0;
  444. [--sp] = b1;
  445. [--sp] = b2;
  446. [--sp] = b3;
  447. [--sp] = a0.x;
  448. [--sp] = a0.w;
  449. [--sp] = a1.x;
  450. [--sp] = a1.w;
  451. [--sp] = LC0;
  452. [--sp] = LC1;
  453. [--sp] = LT0;
  454. [--sp] = LT1;
  455. [--sp] = LB0;
  456. [--sp] = LB1;
  457. [--sp] = ASTAT;
  458. [--sp] = CYCLES;
  459. [--sp] = CYCLES2;
  460. [--sp] = RETS;
  461. r0 = RETI;
  462. [--sp] = r0;
  463. [--sp] = RETX;
  464. [--sp] = RETN;
  465. [--sp] = RETE;
  466. [--sp] = SEQSTAT;
  467. /* Save Magic, return address and Stack Pointer */
  468. P0.H = 0;
  469. P0.L = 0;
  470. R0.H = 0xDEAD; /* Hibernate Magic */
  471. R0.L = 0xBEEF;
  472. [P0++] = R0; /* Store Hibernate Magic */
  473. R0.H = .Lpm_resume_here;
  474. R0.L = .Lpm_resume_here;
  475. [P0++] = R0; /* Save Return Address */
  476. [P0++] = SP; /* Save Stack Pointer */
  477. P0.H = _hibernate_mode;
  478. P0.L = _hibernate_mode;
  479. R0 = R2;
  480. call (P0); /* Goodbye */
  481. .Lpm_resume_here:
  482. /* Restore Core Registers */
  483. SEQSTAT = [sp++];
  484. RETE = [sp++];
  485. RETN = [sp++];
  486. RETX = [sp++];
  487. r0 = [sp++];
  488. RETI = r0;
  489. RETS = [sp++];
  490. CYCLES2 = [sp++];
  491. CYCLES = [sp++];
  492. ASTAT = [sp++];
  493. LB1 = [sp++];
  494. LB0 = [sp++];
  495. LT1 = [sp++];
  496. LT0 = [sp++];
  497. LC1 = [sp++];
  498. LC0 = [sp++];
  499. a1.w = [sp++];
  500. a1.x = [sp++];
  501. a0.w = [sp++];
  502. a0.x = [sp++];
  503. b3 = [sp++];
  504. b2 = [sp++];
  505. b1 = [sp++];
  506. b0 = [sp++];
  507. l3 = [sp++];
  508. l2 = [sp++];
  509. l1 = [sp++];
  510. l0 = [sp++];
  511. m3 = [sp++];
  512. m2 = [sp++];
  513. m1 = [sp++];
  514. m0 = [sp++];
  515. i3 = [sp++];
  516. i2 = [sp++];
  517. i1 = [sp++];
  518. i0 = [sp++];
  519. usp = [sp++];
  520. fp = [sp++];
  521. ( R7 : 0, P5 : 0) = [ SP ++ ];
  522. SYSCFG = [sp++];
  523. /* Restore Core MMRs */
  524. PM_POP(TBUFCTL)
  525. PM_POP(TCOUNT)
  526. PM_POP(TSCALE)
  527. PM_POP(TPERIOD)
  528. PM_POP(TCNTL)
  529. PM_POP(IPRIO)
  530. PM_POP(ILAT)
  531. PM_POP(IMASK)
  532. PM_POP(EVT15)
  533. PM_POP(EVT14)
  534. PM_POP(EVT13)
  535. PM_POP(EVT12)
  536. PM_POP(EVT11)
  537. PM_POP(EVT10)
  538. PM_POP(EVT9)
  539. PM_POP(EVT8)
  540. PM_POP(EVT7)
  541. PM_POP(EVT6)
  542. PM_POP(EVT5)
  543. PM_POP(EVT4)
  544. PM_POP(EVT3)
  545. PM_POP(EVT2)
  546. PM_POP(EVT1)
  547. PM_POP(EVT0)
  548. PM_POP(ICPLB_DATA15)
  549. PM_POP(ICPLB_DATA14)
  550. PM_POP(ICPLB_DATA13)
  551. PM_POP(ICPLB_DATA12)
  552. PM_POP(ICPLB_DATA11)
  553. PM_POP(ICPLB_DATA10)
  554. PM_POP(ICPLB_DATA9)
  555. PM_POP(ICPLB_DATA8)
  556. PM_POP(ICPLB_DATA7)
  557. PM_POP(ICPLB_DATA6)
  558. PM_POP(ICPLB_DATA5)
  559. PM_POP(ICPLB_DATA4)
  560. PM_POP(ICPLB_DATA3)
  561. PM_POP(ICPLB_DATA2)
  562. PM_POP(ICPLB_DATA1)
  563. PM_POP(ICPLB_DATA0)
  564. PM_POP(ICPLB_ADDR15)
  565. PM_POP(ICPLB_ADDR14)
  566. PM_POP(ICPLB_ADDR13)
  567. PM_POP(ICPLB_ADDR12)
  568. PM_POP(ICPLB_ADDR11)
  569. PM_POP(ICPLB_ADDR10)
  570. PM_POP(ICPLB_ADDR9)
  571. PM_POP(ICPLB_ADDR8)
  572. PM_POP(ICPLB_ADDR7)
  573. PM_POP(ICPLB_ADDR6)
  574. PM_POP(ICPLB_ADDR5)
  575. PM_POP(ICPLB_ADDR4)
  576. PM_POP(ICPLB_ADDR3)
  577. PM_POP(ICPLB_ADDR2)
  578. PM_POP(ICPLB_ADDR1)
  579. PM_POP(ICPLB_ADDR0)
  580. PM_POP(IMEM_CONTROL)
  581. PM_POP(DCPLB_DATA15)
  582. PM_POP(DCPLB_DATA14)
  583. PM_POP(DCPLB_DATA13)
  584. PM_POP(DCPLB_DATA12)
  585. PM_POP(DCPLB_DATA11)
  586. PM_POP(DCPLB_DATA10)
  587. PM_POP(DCPLB_DATA9)
  588. PM_POP(DCPLB_DATA8)
  589. PM_POP(DCPLB_DATA7)
  590. PM_POP(DCPLB_DATA6)
  591. PM_POP(DCPLB_DATA5)
  592. PM_POP(DCPLB_DATA4)
  593. PM_POP(DCPLB_DATA3)
  594. PM_POP(DCPLB_DATA2)
  595. PM_POP(DCPLB_DATA1)
  596. PM_POP(DCPLB_DATA0)
  597. PM_POP(DCPLB_ADDR15)
  598. PM_POP(DCPLB_ADDR14)
  599. PM_POP(DCPLB_ADDR13)
  600. PM_POP(DCPLB_ADDR12)
  601. PM_POP(DCPLB_ADDR11)
  602. PM_POP(DCPLB_ADDR10)
  603. PM_POP(DCPLB_ADDR9)
  604. PM_POP(DCPLB_ADDR8)
  605. PM_POP(DCPLB_ADDR7)
  606. PM_POP(DCPLB_ADDR6)
  607. PM_POP(DCPLB_ADDR5)
  608. PM_POP(DCPLB_ADDR4)
  609. PM_POP(DCPLB_ADDR3)
  610. PM_POP(DCPLB_ADDR2)
  611. PM_POP(DCPLB_ADDR1)
  612. PM_POP(DCPLB_ADDR0)
  613. PM_POP(DMEM_CONTROL)
  614. /* Restore System MMRs */
  615. P0.H = hi(PLL_CTL);
  616. P0.L = lo(PLL_CTL);
  617. PM_SYS_POP16(SYSCR)
  618. #ifdef EBIU_FCTL
  619. PM_SYS_POP(EBIU_FCTL)
  620. PM_SYS_POP(EBIU_MODE)
  621. PM_SYS_POP(EBIU_MBSCTL)
  622. #endif
  623. PM_SYS_POP16(EBIU_AMGCTL)
  624. PM_SYS_POP(EBIU_AMBCTL1)
  625. PM_SYS_POP(EBIU_AMBCTL0)
  626. #ifdef PINT0_ASSIGN
  627. PM_SYS_POP(PINT3_ASSIGN)
  628. PM_SYS_POP(PINT2_ASSIGN)
  629. PM_SYS_POP(PINT1_ASSIGN)
  630. PM_SYS_POP(PINT0_ASSIGN)
  631. #endif
  632. #ifdef SICA_IWR1
  633. PM_SYS_POP(SICA_IWR1)
  634. #endif
  635. #ifdef SICA_IWR0
  636. PM_SYS_POP(SICA_IWR0)
  637. #endif
  638. #ifdef SIC_IWR2
  639. PM_SYS_POP(SIC_IWR2)
  640. #endif
  641. #ifdef SIC_IWR1
  642. PM_SYS_POP(SIC_IWR1)
  643. #endif
  644. #ifdef SIC_IWR0
  645. PM_SYS_POP(SIC_IWR0)
  646. #endif
  647. #ifdef SIC_IWR
  648. PM_SYS_POP(SIC_IWR)
  649. #endif
  650. #ifdef SICA_IAR0
  651. PM_SYS_POP(SICA_IAR7)
  652. PM_SYS_POP(SICA_IAR6)
  653. PM_SYS_POP(SICA_IAR5)
  654. PM_SYS_POP(SICA_IAR4)
  655. PM_SYS_POP(SICA_IAR3)
  656. PM_SYS_POP(SICA_IAR2)
  657. PM_SYS_POP(SICA_IAR1)
  658. PM_SYS_POP(SICA_IAR0)
  659. #endif
  660. #ifdef SIC_IAR8
  661. PM_SYS_POP(SIC_IAR11)
  662. PM_SYS_POP(SIC_IAR10)
  663. PM_SYS_POP(SIC_IAR9)
  664. PM_SYS_POP(SIC_IAR8)
  665. #endif
  666. #ifdef SIC_IAR7
  667. PM_SYS_POP(SIC_IAR7)
  668. #endif
  669. #ifdef SIC_IAR6
  670. PM_SYS_POP(SIC_IAR6)
  671. PM_SYS_POP(SIC_IAR5)
  672. PM_SYS_POP(SIC_IAR4)
  673. #endif
  674. #ifdef SIC_IAR3
  675. PM_SYS_POP(SIC_IAR3)
  676. #endif
  677. #ifdef SIC_IAR2
  678. PM_SYS_POP(SIC_IAR2)
  679. PM_SYS_POP(SIC_IAR1)
  680. PM_SYS_POP(SIC_IAR0)
  681. #endif
  682. #ifdef SICA_IMASK1
  683. PM_SYS_POP(SICA_IMASK1)
  684. #endif
  685. #ifdef SICA_IMASK0
  686. PM_SYS_POP(SICA_IMASK0)
  687. #endif
  688. #ifdef SIC_IMASK
  689. PM_SYS_POP(SIC_IMASK)
  690. #endif
  691. #ifdef SIC_IMASK2
  692. PM_SYS_POP(SIC_IMASK2)
  693. #endif
  694. #ifdef SIC_IMASK1
  695. PM_SYS_POP(SIC_IMASK1)
  696. #endif
  697. #ifdef SIC_IMASK0
  698. PM_SYS_POP(SIC_IMASK0)
  699. #endif
  700. [--sp] = RETI; /* Clear Global Interrupt Disable */
  701. SP += 4;
  702. RETS = [SP++];
  703. ( R7:0, P5:0 ) = [SP++];
  704. RTS;
  705. ENDPROC(_do_hibernate)