mem_init.h 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * File: include/asm-blackfin/mach-bf548/mem_init.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. * Copyright 2004-2006 Analog Devices Inc.
  13. *
  14. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; see the file COPYING.
  28. * If not, write to the Free Software Foundation,
  29. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  30. */
  31. #define MIN_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000 + 1)
  32. #define MAX_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000)
  33. #define DDR_CLK_HZ(x) (1000*1000*1000/x)
  34. #if (CONFIG_MEM_MT46V32M16_6T)
  35. #define DDR_SIZE DEVSZ_512
  36. #define DDR_WIDTH DEVWD_16
  37. #define DDR_MAX_tCK 13
  38. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(60))
  39. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(42))
  40. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  41. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(72))
  42. #define DDR_tREFI DDR_TREFI(MAX_DDR_SCLK(7800))
  43. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  44. #define DDR_tWTR DDR_TWTR(1)
  45. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(12))
  46. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  47. #endif
  48. #if (CONFIG_MEM_MT46V32M16_5B)
  49. #define DDR_SIZE DEVSZ_512
  50. #define DDR_WIDTH DEVWD_16
  51. #define DDR_MAX_tCK 13
  52. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(55))
  53. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(40))
  54. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  55. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(70))
  56. #define DDR_tREFI DDR_TREFI(MAX_DDR_SCLK(7800))
  57. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  58. #define DDR_tWTR DDR_TWTR(2)
  59. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(10))
  60. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  61. #endif
  62. #if (CONFIG_MEM_GENERIC_BOARD)
  63. #define DDR_SIZE DEVSZ_512
  64. #define DDR_WIDTH DEVWD_16
  65. #define DDR_MAX_tCK 13
  66. #define DDR_tRCD DDR_TRCD(3)
  67. #define DDR_tWTR DDR_TWTR(2)
  68. #define DDR_tWR DDR_TWR(2)
  69. #define DDR_tMRD DDR_TMRD(2)
  70. #define DDR_tRP DDR_TRP(3)
  71. #define DDR_tRAS DDR_TRAS(7)
  72. #define DDR_tRC DDR_TRC(10)
  73. #define DDR_tRFC DDR_TRFC(12)
  74. #define DDR_tREFI DDR_TREFI(1288)
  75. #endif
  76. #if (CONFIG_SCLK_HZ < DDR_CLK_HZ(DDR_MAX_tCK))
  77. # error "CONFIG_SCLK_HZ is too small (<DDR_CLK_HZ(DDR_MAX_tCK) Hz)."
  78. #elif(CONFIG_SCLK_HZ <= 133333333)
  79. # define DDR_CL CL_2
  80. #else
  81. # error "CONFIG_SCLK_HZ is too large (>133333333 Hz)."
  82. #endif
  83. #define mem_DDRCTL0 (DDR_tRP | DDR_tRAS | DDR_tRC | DDR_tRFC | DDR_tREFI)
  84. #define mem_DDRCTL1 (DDR_DATWIDTH | EXTBANK_1 | DDR_SIZE | DDR_WIDTH | DDR_tWTR \
  85. | DDR_tMRD | DDR_tWR | DDR_tRCD)
  86. #define mem_DDRCTL2 DDR_CL
  87. #if defined CONFIG_CLKIN_HALF
  88. #define CLKIN_HALF 1
  89. #else
  90. #define CLKIN_HALF 0
  91. #endif
  92. #if defined CONFIG_PLL_BYPASS
  93. #define PLL_BYPASS 1
  94. #else
  95. #define PLL_BYPASS 0
  96. #endif
  97. /***************************************Currently Not Being Used *********************************/
  98. #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  99. #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  100. #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
  101. #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  102. #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  103. #if (flash_EBIU_AMBCTL_TT > 3)
  104. #define flash_EBIU_AMBCTL0_TT B0TT_4
  105. #endif
  106. #if (flash_EBIU_AMBCTL_TT == 3)
  107. #define flash_EBIU_AMBCTL0_TT B0TT_3
  108. #endif
  109. #if (flash_EBIU_AMBCTL_TT == 2)
  110. #define flash_EBIU_AMBCTL0_TT B0TT_2
  111. #endif
  112. #if (flash_EBIU_AMBCTL_TT < 2)
  113. #define flash_EBIU_AMBCTL0_TT B0TT_1
  114. #endif
  115. #if (flash_EBIU_AMBCTL_ST > 3)
  116. #define flash_EBIU_AMBCTL0_ST B0ST_4
  117. #endif
  118. #if (flash_EBIU_AMBCTL_ST == 3)
  119. #define flash_EBIU_AMBCTL0_ST B0ST_3
  120. #endif
  121. #if (flash_EBIU_AMBCTL_ST == 2)
  122. #define flash_EBIU_AMBCTL0_ST B0ST_2
  123. #endif
  124. #if (flash_EBIU_AMBCTL_ST < 2)
  125. #define flash_EBIU_AMBCTL0_ST B0ST_1
  126. #endif
  127. #if (flash_EBIU_AMBCTL_HT > 2)
  128. #define flash_EBIU_AMBCTL0_HT B0HT_3
  129. #endif
  130. #if (flash_EBIU_AMBCTL_HT == 2)
  131. #define flash_EBIU_AMBCTL0_HT B0HT_2
  132. #endif
  133. #if (flash_EBIU_AMBCTL_HT == 1)
  134. #define flash_EBIU_AMBCTL0_HT B0HT_1
  135. #endif
  136. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  137. #define flash_EBIU_AMBCTL0_HT B0HT_0
  138. #endif
  139. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  140. #define flash_EBIU_AMBCTL0_HT B0HT_1
  141. #endif
  142. #if (flash_EBIU_AMBCTL_WAT > 14)
  143. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  144. #endif
  145. #if (flash_EBIU_AMBCTL_WAT == 14)
  146. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  147. #endif
  148. #if (flash_EBIU_AMBCTL_WAT == 13)
  149. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  150. #endif
  151. #if (flash_EBIU_AMBCTL_WAT == 12)
  152. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  153. #endif
  154. #if (flash_EBIU_AMBCTL_WAT == 11)
  155. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  156. #endif
  157. #if (flash_EBIU_AMBCTL_WAT == 10)
  158. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  159. #endif
  160. #if (flash_EBIU_AMBCTL_WAT == 9)
  161. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  162. #endif
  163. #if (flash_EBIU_AMBCTL_WAT == 8)
  164. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  165. #endif
  166. #if (flash_EBIU_AMBCTL_WAT == 7)
  167. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  168. #endif
  169. #if (flash_EBIU_AMBCTL_WAT == 6)
  170. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  171. #endif
  172. #if (flash_EBIU_AMBCTL_WAT == 5)
  173. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  174. #endif
  175. #if (flash_EBIU_AMBCTL_WAT == 4)
  176. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  177. #endif
  178. #if (flash_EBIU_AMBCTL_WAT == 3)
  179. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  180. #endif
  181. #if (flash_EBIU_AMBCTL_WAT == 2)
  182. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  183. #endif
  184. #if (flash_EBIU_AMBCTL_WAT == 1)
  185. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  186. #endif
  187. #if (flash_EBIU_AMBCTL_RAT > 14)
  188. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  189. #endif
  190. #if (flash_EBIU_AMBCTL_RAT == 14)
  191. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  192. #endif
  193. #if (flash_EBIU_AMBCTL_RAT == 13)
  194. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  195. #endif
  196. #if (flash_EBIU_AMBCTL_RAT == 12)
  197. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  198. #endif
  199. #if (flash_EBIU_AMBCTL_RAT == 11)
  200. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  201. #endif
  202. #if (flash_EBIU_AMBCTL_RAT == 10)
  203. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  204. #endif
  205. #if (flash_EBIU_AMBCTL_RAT == 9)
  206. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  207. #endif
  208. #if (flash_EBIU_AMBCTL_RAT == 8)
  209. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  210. #endif
  211. #if (flash_EBIU_AMBCTL_RAT == 7)
  212. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  213. #endif
  214. #if (flash_EBIU_AMBCTL_RAT == 6)
  215. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  216. #endif
  217. #if (flash_EBIU_AMBCTL_RAT == 5)
  218. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  219. #endif
  220. #if (flash_EBIU_AMBCTL_RAT == 4)
  221. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  222. #endif
  223. #if (flash_EBIU_AMBCTL_RAT == 3)
  224. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  225. #endif
  226. #if (flash_EBIU_AMBCTL_RAT == 2)
  227. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  228. #endif
  229. #if (flash_EBIU_AMBCTL_RAT == 1)
  230. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  231. #endif
  232. #define flash_EBIU_AMBCTL0 \
  233. (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
  234. flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)