head.S 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196
  1. /*
  2. * File: arch/blackfin/mach-bf548/head.S
  3. * Based on: arch/blackfin/mach-bf537/head.S
  4. * Author: Jeff Dionne <jeff@uclinux.org> COPYRIGHT 1998 D. Jeff Dionne
  5. *
  6. * Created: 1998
  7. * Description: Startup code for Blackfin BF548
  8. *
  9. * Modified:
  10. * Copyright 2004-2007 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <linux/init.h>
  31. #include <asm/blackfin.h>
  32. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  33. #include <asm/clocks.h>
  34. #include <mach/mem_init.h>
  35. #endif
  36. .section .l1.text
  37. #ifdef CONFIG_BFIN_KERNEL_CLOCK
  38. ENTRY(_start_dma_code)
  39. /* Enable PHY CLK buffer output */
  40. p0.h = hi(VR_CTL);
  41. p0.l = lo(VR_CTL);
  42. r0.l = w[p0];
  43. bitset(r0, 14);
  44. w[p0] = r0.l;
  45. ssync;
  46. p0.h = hi(SIC_IWR0);
  47. p0.l = lo(SIC_IWR0);
  48. r0.l = 0x1;
  49. r0.h = 0x0;
  50. [p0] = r0;
  51. SSYNC;
  52. /*
  53. * Set PLL_CTL
  54. * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
  55. * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
  56. * - [7] = output delay (add 200ps of delay to mem signals)
  57. * - [6] = input delay (add 200ps of input delay to mem signals)
  58. * - [5] = PDWN : 1=All Clocks off
  59. * - [3] = STOPCK : 1=Core Clock off
  60. * - [1] = PLL_OFF : 1=Disable Power to PLL
  61. * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
  62. * all other bits set to zero
  63. */
  64. p0.h = hi(PLL_LOCKCNT);
  65. p0.l = lo(PLL_LOCKCNT);
  66. r0 = 0x300(Z);
  67. w[p0] = r0.l;
  68. ssync;
  69. #if defined(CONFIG_BF54x)
  70. P2.H = hi(EBIU_RSTCTL);
  71. P2.L = lo(EBIU_RSTCTL);
  72. R0 = [P2];
  73. BITSET (R0, 3);
  74. #else
  75. P2.H = hi(EBIU_SDGCTL);
  76. P2.L = lo(EBIU_SDGCTL);
  77. R0 = [P2];
  78. BITSET (R0, 24);
  79. #endif
  80. [P2] = R0;
  81. SSYNC;
  82. #if defined(CONFIG_BF54x)
  83. .LSRR_MODE:
  84. R0 = [P2];
  85. CC = BITTST(R0, 4);
  86. if !CC JUMP .LSRR_MODE;
  87. #endif
  88. r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
  89. r0 = r0 << 9; /* Shift it over, */
  90. r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
  91. r0 = r1 | r0;
  92. r1 = PLL_BYPASS; /* Bypass the PLL? */
  93. r1 = r1 << 8; /* Shift it over */
  94. r0 = r1 | r0; /* add them all together */
  95. p0.h = hi(PLL_CTL);
  96. p0.l = lo(PLL_CTL); /* Load the address */
  97. cli r2; /* Disable interrupts */
  98. ssync;
  99. w[p0] = r0.l; /* Set the value */
  100. idle; /* Wait for the PLL to stablize */
  101. sti r2; /* Enable interrupts */
  102. .Lcheck_again:
  103. p0.h = hi(PLL_STAT);
  104. p0.l = lo(PLL_STAT);
  105. R0 = W[P0](Z);
  106. CC = BITTST(R0,5);
  107. if ! CC jump .Lcheck_again;
  108. /* Configure SCLK & CCLK Dividers */
  109. r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
  110. p0.h = hi(PLL_DIV);
  111. p0.l = lo(PLL_DIV);
  112. w[p0] = r0.l;
  113. ssync;
  114. #if defined(CONFIG_BF54x)
  115. P2.H = hi(EBIU_RSTCTL);
  116. P2.L = lo(EBIU_RSTCTL);
  117. R0 = [P2];
  118. CC = BITTST(R0, 0);
  119. if CC jump .Lskipddrrst;
  120. BITSET (R0, 0);
  121. .Lskipddrrst:
  122. BITCLR (R0, 3);
  123. [P2] = R0;
  124. SSYNC;
  125. p0.l = lo(EBIU_DDRCTL0);
  126. p0.h = hi(EBIU_DDRCTL0);
  127. r0.l = lo(mem_DDRCTL0);
  128. r0.h = hi(mem_DDRCTL0);
  129. [p0] = r0;
  130. ssync;
  131. p0.l = lo(EBIU_DDRCTL1);
  132. p0.h = hi(EBIU_DDRCTL1);
  133. r0.l = lo(mem_DDRCTL1);
  134. r0.h = hi(mem_DDRCTL1);
  135. [p0] = r0;
  136. ssync;
  137. p0.l = lo(EBIU_DDRCTL2);
  138. p0.h = hi(EBIU_DDRCTL2);
  139. r0.l = lo(mem_DDRCTL2);
  140. r0.h = hi(mem_DDRCTL2);
  141. [p0] = r0;
  142. ssync;
  143. #else
  144. p0.l = lo(EBIU_SDRRC);
  145. p0.h = hi(EBIU_SDRRC);
  146. r0 = mem_SDRRC;
  147. w[p0] = r0.l;
  148. ssync;
  149. p0.l = LO(EBIU_SDBCTL);
  150. p0.h = HI(EBIU_SDBCTL); /* SDRAM Memory Bank Control Register */
  151. r0 = mem_SDBCTL;
  152. w[p0] = r0.l;
  153. ssync;
  154. P2.H = hi(EBIU_SDGCTL);
  155. P2.L = lo(EBIU_SDGCTL);
  156. R0 = [P2];
  157. BITCLR (R0, 24);
  158. p0.h = hi(EBIU_SDSTAT);
  159. p0.l = lo(EBIU_SDSTAT);
  160. r2.l = w[p0];
  161. cc = bittst(r2,3);
  162. if !cc jump .Lskip;
  163. NOP;
  164. BITSET (R0, 23);
  165. .Lskip:
  166. [P2] = R0;
  167. SSYNC;
  168. R0.L = lo(mem_SDGCTL);
  169. R0.H = hi(mem_SDGCTL);
  170. R1 = [p2];
  171. R1 = R1 | R0;
  172. [P2] = R1;
  173. SSYNC;
  174. #endif
  175. RTS;
  176. ENDPROC(_start_dma_code)
  177. #endif /* CONFIG_BFIN_KERNEL_CLOCK */