cdefBF532.h 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * File: include/asm-blackfin/mach-bf533/cdefBF532.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. *
  13. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2, or (at your option)
  18. * any later version.
  19. *
  20. * This program is distributed in the hope that it will be useful,
  21. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  22. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  23. * GNU General Public License for more details.
  24. *
  25. * You should have received a copy of the GNU General Public License
  26. * along with this program; see the file COPYING.
  27. * If not, write to the Free Software Foundation,
  28. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  29. */
  30. #ifndef _CDEF_BF532_H
  31. #define _CDEF_BF532_H
  32. #include <asm/blackfin.h>
  33. /*include all Core registers and bit definitions*/
  34. #include "defBF532.h"
  35. /*include core specific register pointer definitions*/
  36. #include <asm/cdef_LPBlackfin.h>
  37. #include <asm/system.h>
  38. /* Clock and System Control (0xFFC0 0400-0xFFC0 07FF) */
  39. #define bfin_read_PLL_CTL() bfin_read16(PLL_CTL)
  40. /* Writing to PLL_CTL initiates a PLL relock sequence. */
  41. static __inline__ void bfin_write_PLL_CTL(unsigned int val)
  42. {
  43. unsigned long flags, iwr;
  44. if (val == bfin_read_PLL_CTL())
  45. return;
  46. local_irq_save(flags);
  47. /* Enable the PLL Wakeup bit in SIC IWR */
  48. iwr = bfin_read32(SIC_IWR);
  49. /* Only allow PPL Wakeup) */
  50. bfin_write32(SIC_IWR, IWR_ENABLE(0));
  51. bfin_write16(PLL_CTL, val);
  52. SSYNC();
  53. asm("IDLE;");
  54. bfin_write32(SIC_IWR, iwr);
  55. local_irq_restore(flags);
  56. }
  57. #define bfin_read_PLL_STAT() bfin_read16(PLL_STAT)
  58. #define bfin_write_PLL_STAT(val) bfin_write16(PLL_STAT,val)
  59. #define bfin_read_PLL_LOCKCNT() bfin_read16(PLL_LOCKCNT)
  60. #define bfin_write_PLL_LOCKCNT(val) bfin_write16(PLL_LOCKCNT,val)
  61. #define bfin_read_CHIPID() bfin_read32(CHIPID)
  62. #define bfin_read_PLL_DIV() bfin_read16(PLL_DIV)
  63. #define bfin_write_PLL_DIV(val) bfin_write16(PLL_DIV,val)
  64. #define bfin_read_VR_CTL() bfin_read16(VR_CTL)
  65. /* Writing to VR_CTL initiates a PLL relock sequence. */
  66. static __inline__ void bfin_write_VR_CTL(unsigned int val)
  67. {
  68. unsigned long flags, iwr;
  69. if (val == bfin_read_VR_CTL())
  70. return;
  71. local_irq_save(flags);
  72. /* Enable the PLL Wakeup bit in SIC IWR */
  73. iwr = bfin_read32(SIC_IWR);
  74. /* Only allow PPL Wakeup) */
  75. bfin_write32(SIC_IWR, IWR_ENABLE(0));
  76. bfin_write16(VR_CTL, val);
  77. SSYNC();
  78. asm("IDLE;");
  79. bfin_write32(SIC_IWR, iwr);
  80. local_irq_restore(flags);
  81. }
  82. /* System Interrupt Controller (0xFFC0 0C00-0xFFC0 0FFF) */
  83. #define bfin_read_SWRST() bfin_read16(SWRST)
  84. #define bfin_write_SWRST(val) bfin_write16(SWRST,val)
  85. #define bfin_read_SYSCR() bfin_read16(SYSCR)
  86. #define bfin_write_SYSCR(val) bfin_write16(SYSCR,val)
  87. #define bfin_read_SIC_IAR0() bfin_read32(SIC_IAR0)
  88. #define bfin_write_SIC_IAR0(val) bfin_write32(SIC_IAR0,val)
  89. #define bfin_read_SIC_IAR1() bfin_read32(SIC_IAR1)
  90. #define bfin_write_SIC_IAR1(val) bfin_write32(SIC_IAR1,val)
  91. #define bfin_read_SIC_IAR2() bfin_read32(SIC_IAR2)
  92. #define bfin_write_SIC_IAR2(val) bfin_write32(SIC_IAR2,val)
  93. #define bfin_read_SIC_IAR3() bfin_read32(SIC_IAR3)
  94. #define bfin_write_SIC_IAR3(val) bfin_write32(SIC_IAR3,val)
  95. #define bfin_read_SIC_IMASK() bfin_read32(SIC_IMASK)
  96. #define bfin_write_SIC_IMASK(val) bfin_write32(SIC_IMASK,val)
  97. #define bfin_read_SIC_ISR() bfin_read32(SIC_ISR)
  98. #define bfin_write_SIC_ISR(val) bfin_write32(SIC_ISR,val)
  99. #define bfin_read_SIC_IWR() bfin_read32(SIC_IWR)
  100. #define bfin_write_SIC_IWR(val) bfin_write32(SIC_IWR,val)
  101. /* Watchdog Timer (0xFFC0 1000-0xFFC0 13FF) */
  102. #define bfin_read_WDOG_CTL() bfin_read16(WDOG_CTL)
  103. #define bfin_write_WDOG_CTL(val) bfin_write16(WDOG_CTL,val)
  104. #define bfin_read_WDOG_CNT() bfin_read32(WDOG_CNT)
  105. #define bfin_write_WDOG_CNT(val) bfin_write32(WDOG_CNT,val)
  106. #define bfin_read_WDOG_STAT() bfin_read32(WDOG_STAT)
  107. #define bfin_write_WDOG_STAT(val) bfin_write32(WDOG_STAT,val)
  108. /* Real Time Clock (0xFFC0 1400-0xFFC0 17FF) */
  109. #define bfin_read_RTC_STAT() bfin_read32(RTC_STAT)
  110. #define bfin_write_RTC_STAT(val) bfin_write32(RTC_STAT,val)
  111. #define bfin_read_RTC_ICTL() bfin_read16(RTC_ICTL)
  112. #define bfin_write_RTC_ICTL(val) bfin_write16(RTC_ICTL,val)
  113. #define bfin_read_RTC_ISTAT() bfin_read16(RTC_ISTAT)
  114. #define bfin_write_RTC_ISTAT(val) bfin_write16(RTC_ISTAT,val)
  115. #define bfin_read_RTC_SWCNT() bfin_read16(RTC_SWCNT)
  116. #define bfin_write_RTC_SWCNT(val) bfin_write16(RTC_SWCNT,val)
  117. #define bfin_read_RTC_ALARM() bfin_read32(RTC_ALARM)
  118. #define bfin_write_RTC_ALARM(val) bfin_write32(RTC_ALARM,val)
  119. #define bfin_read_RTC_FAST() bfin_read16(RTC_FAST)
  120. #define bfin_write_RTC_FAST(val) bfin_write16(RTC_FAST,val)
  121. #define bfin_read_RTC_PREN() bfin_read16(RTC_PREN)
  122. #define bfin_write_RTC_PREN(val) bfin_write16(RTC_PREN,val)
  123. /* DMA Traffic controls */
  124. #define bfin_read_DMA_TCPER() bfin_read16(DMA_TCPER)
  125. #define bfin_write_DMA_TCPER(val) bfin_write16(DMA_TCPER,val)
  126. #define bfin_read_DMA_TCCNT() bfin_read16(DMA_TCCNT)
  127. #define bfin_write_DMA_TCCNT(val) bfin_write16(DMA_TCCNT,val)
  128. /* Alternate deprecated register names (below) provided for backwards code compatibility */
  129. #define bfin_read_DMA_TC_PER() bfin_read16(DMA_TC_PER)
  130. #define bfin_write_DMA_TC_PER(val) bfin_write16(DMA_TC_PER,val)
  131. #define bfin_read_DMA_TC_CNT() bfin_read16(DMA_TC_CNT)
  132. #define bfin_write_DMA_TC_CNT(val) bfin_write16(DMA_TC_CNT,val)
  133. /* General Purpose IO (0xFFC0 2400-0xFFC0 27FF) */
  134. #define bfin_read_FIO_DIR() bfin_read16(FIO_DIR)
  135. #define bfin_write_FIO_DIR(val) bfin_write16(FIO_DIR,val)
  136. #define bfin_read_FIO_MASKA_C() bfin_read16(FIO_MASKA_C)
  137. #define bfin_write_FIO_MASKA_C(val) bfin_write16(FIO_MASKA_C,val)
  138. #define bfin_read_FIO_MASKA_S() bfin_read16(FIO_MASKA_S)
  139. #define bfin_write_FIO_MASKA_S(val) bfin_write16(FIO_MASKA_S,val)
  140. #define bfin_read_FIO_MASKB_C() bfin_read16(FIO_MASKB_C)
  141. #define bfin_write_FIO_MASKB_C(val) bfin_write16(FIO_MASKB_C,val)
  142. #define bfin_read_FIO_MASKB_S() bfin_read16(FIO_MASKB_S)
  143. #define bfin_write_FIO_MASKB_S(val) bfin_write16(FIO_MASKB_S,val)
  144. #define bfin_read_FIO_POLAR() bfin_read16(FIO_POLAR)
  145. #define bfin_write_FIO_POLAR(val) bfin_write16(FIO_POLAR,val)
  146. #define bfin_read_FIO_EDGE() bfin_read16(FIO_EDGE)
  147. #define bfin_write_FIO_EDGE(val) bfin_write16(FIO_EDGE,val)
  148. #define bfin_read_FIO_BOTH() bfin_read16(FIO_BOTH)
  149. #define bfin_write_FIO_BOTH(val) bfin_write16(FIO_BOTH,val)
  150. #define bfin_read_FIO_INEN() bfin_read16(FIO_INEN)
  151. #define bfin_write_FIO_INEN(val) bfin_write16(FIO_INEN,val)
  152. #define bfin_read_FIO_MASKA_D() bfin_read16(FIO_MASKA_D)
  153. #define bfin_write_FIO_MASKA_D(val) bfin_write16(FIO_MASKA_D,val)
  154. #define bfin_read_FIO_MASKA_T() bfin_read16(FIO_MASKA_T)
  155. #define bfin_write_FIO_MASKA_T(val) bfin_write16(FIO_MASKA_T,val)
  156. #define bfin_read_FIO_MASKB_D() bfin_read16(FIO_MASKB_D)
  157. #define bfin_write_FIO_MASKB_D(val) bfin_write16(FIO_MASKB_D,val)
  158. #define bfin_read_FIO_MASKB_T() bfin_read16(FIO_MASKB_T)
  159. #define bfin_write_FIO_MASKB_T(val) bfin_write16(FIO_MASKB_T,val)
  160. #if ANOMALY_05000311
  161. #define BFIN_WRITE_FIO_FLAG(name) \
  162. static __inline__ void bfin_write_FIO_FLAG_ ## name (unsigned short val)\
  163. {\
  164. unsigned long flags;\
  165. local_irq_save(flags);\
  166. bfin_write16(FIO_FLAG_ ## name,val);\
  167. bfin_read_CHIPID();\
  168. local_irq_restore(flags);\
  169. }
  170. BFIN_WRITE_FIO_FLAG(D)
  171. BFIN_WRITE_FIO_FLAG(C)
  172. BFIN_WRITE_FIO_FLAG(S)
  173. BFIN_WRITE_FIO_FLAG(T)
  174. #define BFIN_READ_FIO_FLAG(name) \
  175. static __inline__ unsigned short bfin_read_FIO_FLAG_ ## name (void)\
  176. {\
  177. unsigned long flags;\
  178. unsigned short ret;\
  179. local_irq_save(flags);\
  180. ret = bfin_read16(FIO_FLAG_ ## name);\
  181. bfin_read_CHIPID();\
  182. local_irq_restore(flags);\
  183. return ret;\
  184. }
  185. BFIN_READ_FIO_FLAG(D)
  186. BFIN_READ_FIO_FLAG(C)
  187. BFIN_READ_FIO_FLAG(S)
  188. BFIN_READ_FIO_FLAG(T)
  189. #else
  190. #define bfin_write_FIO_FLAG_D(val) bfin_write16(FIO_FLAG_D,val)
  191. #define bfin_write_FIO_FLAG_C(val) bfin_write16(FIO_FLAG_C,val)
  192. #define bfin_write_FIO_FLAG_S(val) bfin_write16(FIO_FLAG_S,val)
  193. #define bfin_write_FIO_FLAG_T(val) bfin_write16(FIO_FLAG_T,val)
  194. #define bfin_read_FIO_FLAG_T() bfin_read16(FIO_FLAG_T)
  195. #define bfin_read_FIO_FLAG_C() bfin_read16(FIO_FLAG_C)
  196. #define bfin_read_FIO_FLAG_S() bfin_read16(FIO_FLAG_S)
  197. #define bfin_read_FIO_FLAG_D() bfin_read16(FIO_FLAG_D)
  198. #endif
  199. /* DMA Controller */
  200. #define bfin_read_DMA0_CONFIG() bfin_read16(DMA0_CONFIG)
  201. #define bfin_write_DMA0_CONFIG(val) bfin_write16(DMA0_CONFIG,val)
  202. #define bfin_read_DMA0_NEXT_DESC_PTR() bfin_read32(DMA0_NEXT_DESC_PTR)
  203. #define bfin_write_DMA0_NEXT_DESC_PTR(val) bfin_write32(DMA0_NEXT_DESC_PTR,val)
  204. #define bfin_read_DMA0_START_ADDR() bfin_read32(DMA0_START_ADDR)
  205. #define bfin_write_DMA0_START_ADDR(val) bfin_write32(DMA0_START_ADDR,val)
  206. #define bfin_read_DMA0_X_COUNT() bfin_read16(DMA0_X_COUNT)
  207. #define bfin_write_DMA0_X_COUNT(val) bfin_write16(DMA0_X_COUNT,val)
  208. #define bfin_read_DMA0_Y_COUNT() bfin_read16(DMA0_Y_COUNT)
  209. #define bfin_write_DMA0_Y_COUNT(val) bfin_write16(DMA0_Y_COUNT,val)
  210. #define bfin_read_DMA0_X_MODIFY() bfin_read16(DMA0_X_MODIFY)
  211. #define bfin_write_DMA0_X_MODIFY(val) bfin_write16(DMA0_X_MODIFY,val)
  212. #define bfin_read_DMA0_Y_MODIFY() bfin_read16(DMA0_Y_MODIFY)
  213. #define bfin_write_DMA0_Y_MODIFY(val) bfin_write16(DMA0_Y_MODIFY,val)
  214. #define bfin_read_DMA0_CURR_DESC_PTR() bfin_read32(DMA0_CURR_DESC_PTR)
  215. #define bfin_write_DMA0_CURR_DESC_PTR(val) bfin_write32(DMA0_CURR_DESC_PTR,val)
  216. #define bfin_read_DMA0_CURR_ADDR() bfin_read32(DMA0_CURR_ADDR)
  217. #define bfin_write_DMA0_CURR_ADDR(val) bfin_write32(DMA0_CURR_ADDR,val)
  218. #define bfin_read_DMA0_CURR_X_COUNT() bfin_read16(DMA0_CURR_X_COUNT)
  219. #define bfin_write_DMA0_CURR_X_COUNT(val) bfin_write16(DMA0_CURR_X_COUNT,val)
  220. #define bfin_read_DMA0_CURR_Y_COUNT() bfin_read16(DMA0_CURR_Y_COUNT)
  221. #define bfin_write_DMA0_CURR_Y_COUNT(val) bfin_write16(DMA0_CURR_Y_COUNT,val)
  222. #define bfin_read_DMA0_IRQ_STATUS() bfin_read16(DMA0_IRQ_STATUS)
  223. #define bfin_write_DMA0_IRQ_STATUS(val) bfin_write16(DMA0_IRQ_STATUS,val)
  224. #define bfin_read_DMA0_PERIPHERAL_MAP() bfin_read16(DMA0_PERIPHERAL_MAP)
  225. #define bfin_write_DMA0_PERIPHERAL_MAP(val) bfin_write16(DMA0_PERIPHERAL_MAP,val)
  226. #define bfin_read_DMA1_CONFIG() bfin_read16(DMA1_CONFIG)
  227. #define bfin_write_DMA1_CONFIG(val) bfin_write16(DMA1_CONFIG,val)
  228. #define bfin_read_DMA1_NEXT_DESC_PTR() bfin_read32(DMA1_NEXT_DESC_PTR)
  229. #define bfin_write_DMA1_NEXT_DESC_PTR(val) bfin_write32(DMA1_NEXT_DESC_PTR,val)
  230. #define bfin_read_DMA1_START_ADDR() bfin_read32(DMA1_START_ADDR)
  231. #define bfin_write_DMA1_START_ADDR(val) bfin_write32(DMA1_START_ADDR,val)
  232. #define bfin_read_DMA1_X_COUNT() bfin_read16(DMA1_X_COUNT)
  233. #define bfin_write_DMA1_X_COUNT(val) bfin_write16(DMA1_X_COUNT,val)
  234. #define bfin_read_DMA1_Y_COUNT() bfin_read16(DMA1_Y_COUNT)
  235. #define bfin_write_DMA1_Y_COUNT(val) bfin_write16(DMA1_Y_COUNT,val)
  236. #define bfin_read_DMA1_X_MODIFY() bfin_read16(DMA1_X_MODIFY)
  237. #define bfin_write_DMA1_X_MODIFY(val) bfin_write16(DMA1_X_MODIFY,val)
  238. #define bfin_read_DMA1_Y_MODIFY() bfin_read16(DMA1_Y_MODIFY)
  239. #define bfin_write_DMA1_Y_MODIFY(val) bfin_write16(DMA1_Y_MODIFY,val)
  240. #define bfin_read_DMA1_CURR_DESC_PTR() bfin_read32(DMA1_CURR_DESC_PTR)
  241. #define bfin_write_DMA1_CURR_DESC_PTR(val) bfin_write32(DMA1_CURR_DESC_PTR,val)
  242. #define bfin_read_DMA1_CURR_ADDR() bfin_read32(DMA1_CURR_ADDR)
  243. #define bfin_write_DMA1_CURR_ADDR(val) bfin_write32(DMA1_CURR_ADDR,val)
  244. #define bfin_read_DMA1_CURR_X_COUNT() bfin_read16(DMA1_CURR_X_COUNT)
  245. #define bfin_write_DMA1_CURR_X_COUNT(val) bfin_write16(DMA1_CURR_X_COUNT,val)
  246. #define bfin_read_DMA1_CURR_Y_COUNT() bfin_read16(DMA1_CURR_Y_COUNT)
  247. #define bfin_write_DMA1_CURR_Y_COUNT(val) bfin_write16(DMA1_CURR_Y_COUNT,val)
  248. #define bfin_read_DMA1_IRQ_STATUS() bfin_read16(DMA1_IRQ_STATUS)
  249. #define bfin_write_DMA1_IRQ_STATUS(val) bfin_write16(DMA1_IRQ_STATUS,val)
  250. #define bfin_read_DMA1_PERIPHERAL_MAP() bfin_read16(DMA1_PERIPHERAL_MAP)
  251. #define bfin_write_DMA1_PERIPHERAL_MAP(val) bfin_write16(DMA1_PERIPHERAL_MAP,val)
  252. #define bfin_read_DMA2_CONFIG() bfin_read16(DMA2_CONFIG)
  253. #define bfin_write_DMA2_CONFIG(val) bfin_write16(DMA2_CONFIG,val)
  254. #define bfin_read_DMA2_NEXT_DESC_PTR() bfin_read32(DMA2_NEXT_DESC_PTR)
  255. #define bfin_write_DMA2_NEXT_DESC_PTR(val) bfin_write32(DMA2_NEXT_DESC_PTR,val)
  256. #define bfin_read_DMA2_START_ADDR() bfin_read32(DMA2_START_ADDR)
  257. #define bfin_write_DMA2_START_ADDR(val) bfin_write32(DMA2_START_ADDR,val)
  258. #define bfin_read_DMA2_X_COUNT() bfin_read16(DMA2_X_COUNT)
  259. #define bfin_write_DMA2_X_COUNT(val) bfin_write16(DMA2_X_COUNT,val)
  260. #define bfin_read_DMA2_Y_COUNT() bfin_read16(DMA2_Y_COUNT)
  261. #define bfin_write_DMA2_Y_COUNT(val) bfin_write16(DMA2_Y_COUNT,val)
  262. #define bfin_read_DMA2_X_MODIFY() bfin_read16(DMA2_X_MODIFY)
  263. #define bfin_write_DMA2_X_MODIFY(val) bfin_write16(DMA2_X_MODIFY,val)
  264. #define bfin_read_DMA2_Y_MODIFY() bfin_read16(DMA2_Y_MODIFY)
  265. #define bfin_write_DMA2_Y_MODIFY(val) bfin_write16(DMA2_Y_MODIFY,val)
  266. #define bfin_read_DMA2_CURR_DESC_PTR() bfin_read32(DMA2_CURR_DESC_PTR)
  267. #define bfin_write_DMA2_CURR_DESC_PTR(val) bfin_write32(DMA2_CURR_DESC_PTR,val)
  268. #define bfin_read_DMA2_CURR_ADDR() bfin_read32(DMA2_CURR_ADDR)
  269. #define bfin_write_DMA2_CURR_ADDR(val) bfin_write32(DMA2_CURR_ADDR,val)
  270. #define bfin_read_DMA2_CURR_X_COUNT() bfin_read16(DMA2_CURR_X_COUNT)
  271. #define bfin_write_DMA2_CURR_X_COUNT(val) bfin_write16(DMA2_CURR_X_COUNT,val)
  272. #define bfin_read_DMA2_CURR_Y_COUNT() bfin_read16(DMA2_CURR_Y_COUNT)
  273. #define bfin_write_DMA2_CURR_Y_COUNT(val) bfin_write16(DMA2_CURR_Y_COUNT,val)
  274. #define bfin_read_DMA2_IRQ_STATUS() bfin_read16(DMA2_IRQ_STATUS)
  275. #define bfin_write_DMA2_IRQ_STATUS(val) bfin_write16(DMA2_IRQ_STATUS,val)
  276. #define bfin_read_DMA2_PERIPHERAL_MAP() bfin_read16(DMA2_PERIPHERAL_MAP)
  277. #define bfin_write_DMA2_PERIPHERAL_MAP(val) bfin_write16(DMA2_PERIPHERAL_MAP,val)
  278. #define bfin_read_DMA3_CONFIG() bfin_read16(DMA3_CONFIG)
  279. #define bfin_write_DMA3_CONFIG(val) bfin_write16(DMA3_CONFIG,val)
  280. #define bfin_read_DMA3_NEXT_DESC_PTR() bfin_read32(DMA3_NEXT_DESC_PTR)
  281. #define bfin_write_DMA3_NEXT_DESC_PTR(val) bfin_write32(DMA3_NEXT_DESC_PTR,val)
  282. #define bfin_read_DMA3_START_ADDR() bfin_read32(DMA3_START_ADDR)
  283. #define bfin_write_DMA3_START_ADDR(val) bfin_write32(DMA3_START_ADDR,val)
  284. #define bfin_read_DMA3_X_COUNT() bfin_read16(DMA3_X_COUNT)
  285. #define bfin_write_DMA3_X_COUNT(val) bfin_write16(DMA3_X_COUNT,val)
  286. #define bfin_read_DMA3_Y_COUNT() bfin_read16(DMA3_Y_COUNT)
  287. #define bfin_write_DMA3_Y_COUNT(val) bfin_write16(DMA3_Y_COUNT,val)
  288. #define bfin_read_DMA3_X_MODIFY() bfin_read16(DMA3_X_MODIFY)
  289. #define bfin_write_DMA3_X_MODIFY(val) bfin_write16(DMA3_X_MODIFY,val)
  290. #define bfin_read_DMA3_Y_MODIFY() bfin_read16(DMA3_Y_MODIFY)
  291. #define bfin_write_DMA3_Y_MODIFY(val) bfin_write16(DMA3_Y_MODIFY,val)
  292. #define bfin_read_DMA3_CURR_DESC_PTR() bfin_read32(DMA3_CURR_DESC_PTR)
  293. #define bfin_write_DMA3_CURR_DESC_PTR(val) bfin_write32(DMA3_CURR_DESC_PTR,val)
  294. #define bfin_read_DMA3_CURR_ADDR() bfin_read32(DMA3_CURR_ADDR)
  295. #define bfin_write_DMA3_CURR_ADDR(val) bfin_write32(DMA3_CURR_ADDR,val)
  296. #define bfin_read_DMA3_CURR_X_COUNT() bfin_read16(DMA3_CURR_X_COUNT)
  297. #define bfin_write_DMA3_CURR_X_COUNT(val) bfin_write16(DMA3_CURR_X_COUNT,val)
  298. #define bfin_read_DMA3_CURR_Y_COUNT() bfin_read16(DMA3_CURR_Y_COUNT)
  299. #define bfin_write_DMA3_CURR_Y_COUNT(val) bfin_write16(DMA3_CURR_Y_COUNT,val)
  300. #define bfin_read_DMA3_IRQ_STATUS() bfin_read16(DMA3_IRQ_STATUS)
  301. #define bfin_write_DMA3_IRQ_STATUS(val) bfin_write16(DMA3_IRQ_STATUS,val)
  302. #define bfin_read_DMA3_PERIPHERAL_MAP() bfin_read16(DMA3_PERIPHERAL_MAP)
  303. #define bfin_write_DMA3_PERIPHERAL_MAP(val) bfin_write16(DMA3_PERIPHERAL_MAP,val)
  304. #define bfin_read_DMA4_CONFIG() bfin_read16(DMA4_CONFIG)
  305. #define bfin_write_DMA4_CONFIG(val) bfin_write16(DMA4_CONFIG,val)
  306. #define bfin_read_DMA4_NEXT_DESC_PTR() bfin_read32(DMA4_NEXT_DESC_PTR)
  307. #define bfin_write_DMA4_NEXT_DESC_PTR(val) bfin_write32(DMA4_NEXT_DESC_PTR,val)
  308. #define bfin_read_DMA4_START_ADDR() bfin_read32(DMA4_START_ADDR)
  309. #define bfin_write_DMA4_START_ADDR(val) bfin_write32(DMA4_START_ADDR,val)
  310. #define bfin_read_DMA4_X_COUNT() bfin_read16(DMA4_X_COUNT)
  311. #define bfin_write_DMA4_X_COUNT(val) bfin_write16(DMA4_X_COUNT,val)
  312. #define bfin_read_DMA4_Y_COUNT() bfin_read16(DMA4_Y_COUNT)
  313. #define bfin_write_DMA4_Y_COUNT(val) bfin_write16(DMA4_Y_COUNT,val)
  314. #define bfin_read_DMA4_X_MODIFY() bfin_read16(DMA4_X_MODIFY)
  315. #define bfin_write_DMA4_X_MODIFY(val) bfin_write16(DMA4_X_MODIFY,val)
  316. #define bfin_read_DMA4_Y_MODIFY() bfin_read16(DMA4_Y_MODIFY)
  317. #define bfin_write_DMA4_Y_MODIFY(val) bfin_write16(DMA4_Y_MODIFY,val)
  318. #define bfin_read_DMA4_CURR_DESC_PTR() bfin_read32(DMA4_CURR_DESC_PTR)
  319. #define bfin_write_DMA4_CURR_DESC_PTR(val) bfin_write32(DMA4_CURR_DESC_PTR,val)
  320. #define bfin_read_DMA4_CURR_ADDR() bfin_read32(DMA4_CURR_ADDR)
  321. #define bfin_write_DMA4_CURR_ADDR(val) bfin_write32(DMA4_CURR_ADDR,val)
  322. #define bfin_read_DMA4_CURR_X_COUNT() bfin_read16(DMA4_CURR_X_COUNT)
  323. #define bfin_write_DMA4_CURR_X_COUNT(val) bfin_write16(DMA4_CURR_X_COUNT,val)
  324. #define bfin_read_DMA4_CURR_Y_COUNT() bfin_read16(DMA4_CURR_Y_COUNT)
  325. #define bfin_write_DMA4_CURR_Y_COUNT(val) bfin_write16(DMA4_CURR_Y_COUNT,val)
  326. #define bfin_read_DMA4_IRQ_STATUS() bfin_read16(DMA4_IRQ_STATUS)
  327. #define bfin_write_DMA4_IRQ_STATUS(val) bfin_write16(DMA4_IRQ_STATUS,val)
  328. #define bfin_read_DMA4_PERIPHERAL_MAP() bfin_read16(DMA4_PERIPHERAL_MAP)
  329. #define bfin_write_DMA4_PERIPHERAL_MAP(val) bfin_write16(DMA4_PERIPHERAL_MAP,val)
  330. #define bfin_read_DMA5_CONFIG() bfin_read16(DMA5_CONFIG)
  331. #define bfin_write_DMA5_CONFIG(val) bfin_write16(DMA5_CONFIG,val)
  332. #define bfin_read_DMA5_NEXT_DESC_PTR() bfin_read32(DMA5_NEXT_DESC_PTR)
  333. #define bfin_write_DMA5_NEXT_DESC_PTR(val) bfin_write32(DMA5_NEXT_DESC_PTR,val)
  334. #define bfin_read_DMA5_START_ADDR() bfin_read32(DMA5_START_ADDR)
  335. #define bfin_write_DMA5_START_ADDR(val) bfin_write32(DMA5_START_ADDR,val)
  336. #define bfin_read_DMA5_X_COUNT() bfin_read16(DMA5_X_COUNT)
  337. #define bfin_write_DMA5_X_COUNT(val) bfin_write16(DMA5_X_COUNT,val)
  338. #define bfin_read_DMA5_Y_COUNT() bfin_read16(DMA5_Y_COUNT)
  339. #define bfin_write_DMA5_Y_COUNT(val) bfin_write16(DMA5_Y_COUNT,val)
  340. #define bfin_read_DMA5_X_MODIFY() bfin_read16(DMA5_X_MODIFY)
  341. #define bfin_write_DMA5_X_MODIFY(val) bfin_write16(DMA5_X_MODIFY,val)
  342. #define bfin_read_DMA5_Y_MODIFY() bfin_read16(DMA5_Y_MODIFY)
  343. #define bfin_write_DMA5_Y_MODIFY(val) bfin_write16(DMA5_Y_MODIFY,val)
  344. #define bfin_read_DMA5_CURR_DESC_PTR() bfin_read32(DMA5_CURR_DESC_PTR)
  345. #define bfin_write_DMA5_CURR_DESC_PTR(val) bfin_write32(DMA5_CURR_DESC_PTR,val)
  346. #define bfin_read_DMA5_CURR_ADDR() bfin_read32(DMA5_CURR_ADDR)
  347. #define bfin_write_DMA5_CURR_ADDR(val) bfin_write32(DMA5_CURR_ADDR,val)
  348. #define bfin_read_DMA5_CURR_X_COUNT() bfin_read16(DMA5_CURR_X_COUNT)
  349. #define bfin_write_DMA5_CURR_X_COUNT(val) bfin_write16(DMA5_CURR_X_COUNT,val)
  350. #define bfin_read_DMA5_CURR_Y_COUNT() bfin_read16(DMA5_CURR_Y_COUNT)
  351. #define bfin_write_DMA5_CURR_Y_COUNT(val) bfin_write16(DMA5_CURR_Y_COUNT,val)
  352. #define bfin_read_DMA5_IRQ_STATUS() bfin_read16(DMA5_IRQ_STATUS)
  353. #define bfin_write_DMA5_IRQ_STATUS(val) bfin_write16(DMA5_IRQ_STATUS,val)
  354. #define bfin_read_DMA5_PERIPHERAL_MAP() bfin_read16(DMA5_PERIPHERAL_MAP)
  355. #define bfin_write_DMA5_PERIPHERAL_MAP(val) bfin_write16(DMA5_PERIPHERAL_MAP,val)
  356. #define bfin_read_DMA6_CONFIG() bfin_read16(DMA6_CONFIG)
  357. #define bfin_write_DMA6_CONFIG(val) bfin_write16(DMA6_CONFIG,val)
  358. #define bfin_read_DMA6_NEXT_DESC_PTR() bfin_read32(DMA6_NEXT_DESC_PTR)
  359. #define bfin_write_DMA6_NEXT_DESC_PTR(val) bfin_write32(DMA6_NEXT_DESC_PTR,val)
  360. #define bfin_read_DMA6_START_ADDR() bfin_read32(DMA6_START_ADDR)
  361. #define bfin_write_DMA6_START_ADDR(val) bfin_write32(DMA6_START_ADDR,val)
  362. #define bfin_read_DMA6_X_COUNT() bfin_read16(DMA6_X_COUNT)
  363. #define bfin_write_DMA6_X_COUNT(val) bfin_write16(DMA6_X_COUNT,val)
  364. #define bfin_read_DMA6_Y_COUNT() bfin_read16(DMA6_Y_COUNT)
  365. #define bfin_write_DMA6_Y_COUNT(val) bfin_write16(DMA6_Y_COUNT,val)
  366. #define bfin_read_DMA6_X_MODIFY() bfin_read16(DMA6_X_MODIFY)
  367. #define bfin_write_DMA6_X_MODIFY(val) bfin_write16(DMA6_X_MODIFY,val)
  368. #define bfin_read_DMA6_Y_MODIFY() bfin_read16(DMA6_Y_MODIFY)
  369. #define bfin_write_DMA6_Y_MODIFY(val) bfin_write16(DMA6_Y_MODIFY,val)
  370. #define bfin_read_DMA6_CURR_DESC_PTR() bfin_read32(DMA6_CURR_DESC_PTR)
  371. #define bfin_write_DMA6_CURR_DESC_PTR(val) bfin_write32(DMA6_CURR_DESC_PTR,val)
  372. #define bfin_read_DMA6_CURR_ADDR() bfin_read32(DMA6_CURR_ADDR)
  373. #define bfin_write_DMA6_CURR_ADDR(val) bfin_write32(DMA6_CURR_ADDR,val)
  374. #define bfin_read_DMA6_CURR_X_COUNT() bfin_read16(DMA6_CURR_X_COUNT)
  375. #define bfin_write_DMA6_CURR_X_COUNT(val) bfin_write16(DMA6_CURR_X_COUNT,val)
  376. #define bfin_read_DMA6_CURR_Y_COUNT() bfin_read16(DMA6_CURR_Y_COUNT)
  377. #define bfin_write_DMA6_CURR_Y_COUNT(val) bfin_write16(DMA6_CURR_Y_COUNT,val)
  378. #define bfin_read_DMA6_IRQ_STATUS() bfin_read16(DMA6_IRQ_STATUS)
  379. #define bfin_write_DMA6_IRQ_STATUS(val) bfin_write16(DMA6_IRQ_STATUS,val)
  380. #define bfin_read_DMA6_PERIPHERAL_MAP() bfin_read16(DMA6_PERIPHERAL_MAP)
  381. #define bfin_write_DMA6_PERIPHERAL_MAP(val) bfin_write16(DMA6_PERIPHERAL_MAP,val)
  382. #define bfin_read_DMA7_CONFIG() bfin_read16(DMA7_CONFIG)
  383. #define bfin_write_DMA7_CONFIG(val) bfin_write16(DMA7_CONFIG,val)
  384. #define bfin_read_DMA7_NEXT_DESC_PTR() bfin_read32(DMA7_NEXT_DESC_PTR)
  385. #define bfin_write_DMA7_NEXT_DESC_PTR(val) bfin_write32(DMA7_NEXT_DESC_PTR,val)
  386. #define bfin_read_DMA7_START_ADDR() bfin_read32(DMA7_START_ADDR)
  387. #define bfin_write_DMA7_START_ADDR(val) bfin_write32(DMA7_START_ADDR,val)
  388. #define bfin_read_DMA7_X_COUNT() bfin_read16(DMA7_X_COUNT)
  389. #define bfin_write_DMA7_X_COUNT(val) bfin_write16(DMA7_X_COUNT,val)
  390. #define bfin_read_DMA7_Y_COUNT() bfin_read16(DMA7_Y_COUNT)
  391. #define bfin_write_DMA7_Y_COUNT(val) bfin_write16(DMA7_Y_COUNT,val)
  392. #define bfin_read_DMA7_X_MODIFY() bfin_read16(DMA7_X_MODIFY)
  393. #define bfin_write_DMA7_X_MODIFY(val) bfin_write16(DMA7_X_MODIFY,val)
  394. #define bfin_read_DMA7_Y_MODIFY() bfin_read16(DMA7_Y_MODIFY)
  395. #define bfin_write_DMA7_Y_MODIFY(val) bfin_write16(DMA7_Y_MODIFY,val)
  396. #define bfin_read_DMA7_CURR_DESC_PTR() bfin_read32(DMA7_CURR_DESC_PTR)
  397. #define bfin_write_DMA7_CURR_DESC_PTR(val) bfin_write32(DMA7_CURR_DESC_PTR,val)
  398. #define bfin_read_DMA7_CURR_ADDR() bfin_read32(DMA7_CURR_ADDR)
  399. #define bfin_write_DMA7_CURR_ADDR(val) bfin_write32(DMA7_CURR_ADDR,val)
  400. #define bfin_read_DMA7_CURR_X_COUNT() bfin_read16(DMA7_CURR_X_COUNT)
  401. #define bfin_write_DMA7_CURR_X_COUNT(val) bfin_write16(DMA7_CURR_X_COUNT,val)
  402. #define bfin_read_DMA7_CURR_Y_COUNT() bfin_read16(DMA7_CURR_Y_COUNT)
  403. #define bfin_write_DMA7_CURR_Y_COUNT(val) bfin_write16(DMA7_CURR_Y_COUNT,val)
  404. #define bfin_read_DMA7_IRQ_STATUS() bfin_read16(DMA7_IRQ_STATUS)
  405. #define bfin_write_DMA7_IRQ_STATUS(val) bfin_write16(DMA7_IRQ_STATUS,val)
  406. #define bfin_read_DMA7_PERIPHERAL_MAP() bfin_read16(DMA7_PERIPHERAL_MAP)
  407. #define bfin_write_DMA7_PERIPHERAL_MAP(val) bfin_write16(DMA7_PERIPHERAL_MAP,val)
  408. #define bfin_read_MDMA_D1_CONFIG() bfin_read16(MDMA_D1_CONFIG)
  409. #define bfin_write_MDMA_D1_CONFIG(val) bfin_write16(MDMA_D1_CONFIG,val)
  410. #define bfin_read_MDMA_D1_NEXT_DESC_PTR() bfin_read32(MDMA_D1_NEXT_DESC_PTR)
  411. #define bfin_write_MDMA_D1_NEXT_DESC_PTR(val) bfin_write32(MDMA_D1_NEXT_DESC_PTR,val)
  412. #define bfin_read_MDMA_D1_START_ADDR() bfin_read32(MDMA_D1_START_ADDR)
  413. #define bfin_write_MDMA_D1_START_ADDR(val) bfin_write32(MDMA_D1_START_ADDR,val)
  414. #define bfin_read_MDMA_D1_X_COUNT() bfin_read16(MDMA_D1_X_COUNT)
  415. #define bfin_write_MDMA_D1_X_COUNT(val) bfin_write16(MDMA_D1_X_COUNT,val)
  416. #define bfin_read_MDMA_D1_Y_COUNT() bfin_read16(MDMA_D1_Y_COUNT)
  417. #define bfin_write_MDMA_D1_Y_COUNT(val) bfin_write16(MDMA_D1_Y_COUNT,val)
  418. #define bfin_read_MDMA_D1_X_MODIFY() bfin_read16(MDMA_D1_X_MODIFY)
  419. #define bfin_write_MDMA_D1_X_MODIFY(val) bfin_write16(MDMA_D1_X_MODIFY,val)
  420. #define bfin_read_MDMA_D1_Y_MODIFY() bfin_read16(MDMA_D1_Y_MODIFY)
  421. #define bfin_write_MDMA_D1_Y_MODIFY(val) bfin_write16(MDMA_D1_Y_MODIFY,val)
  422. #define bfin_read_MDMA_D1_CURR_DESC_PTR() bfin_read32(MDMA_D1_CURR_DESC_PTR)
  423. #define bfin_write_MDMA_D1_CURR_DESC_PTR(val) bfin_write32(MDMA_D1_CURR_DESC_PTR,val)
  424. #define bfin_read_MDMA_D1_CURR_ADDR() bfin_read32(MDMA_D1_CURR_ADDR)
  425. #define bfin_write_MDMA_D1_CURR_ADDR(val) bfin_write32(MDMA_D1_CURR_ADDR,val)
  426. #define bfin_read_MDMA_D1_CURR_X_COUNT() bfin_read16(MDMA_D1_CURR_X_COUNT)
  427. #define bfin_write_MDMA_D1_CURR_X_COUNT(val) bfin_write16(MDMA_D1_CURR_X_COUNT,val)
  428. #define bfin_read_MDMA_D1_CURR_Y_COUNT() bfin_read16(MDMA_D1_CURR_Y_COUNT)
  429. #define bfin_write_MDMA_D1_CURR_Y_COUNT(val) bfin_write16(MDMA_D1_CURR_Y_COUNT,val)
  430. #define bfin_read_MDMA_D1_IRQ_STATUS() bfin_read16(MDMA_D1_IRQ_STATUS)
  431. #define bfin_write_MDMA_D1_IRQ_STATUS(val) bfin_write16(MDMA_D1_IRQ_STATUS,val)
  432. #define bfin_read_MDMA_D1_PERIPHERAL_MAP() bfin_read16(MDMA_D1_PERIPHERAL_MAP)
  433. #define bfin_write_MDMA_D1_PERIPHERAL_MAP(val) bfin_write16(MDMA_D1_PERIPHERAL_MAP,val)
  434. #define bfin_read_MDMA_S1_CONFIG() bfin_read16(MDMA_S1_CONFIG)
  435. #define bfin_write_MDMA_S1_CONFIG(val) bfin_write16(MDMA_S1_CONFIG,val)
  436. #define bfin_read_MDMA_S1_NEXT_DESC_PTR() bfin_read32(MDMA_S1_NEXT_DESC_PTR)
  437. #define bfin_write_MDMA_S1_NEXT_DESC_PTR(val) bfin_write32(MDMA_S1_NEXT_DESC_PTR,val)
  438. #define bfin_read_MDMA_S1_START_ADDR() bfin_read32(MDMA_S1_START_ADDR)
  439. #define bfin_write_MDMA_S1_START_ADDR(val) bfin_write32(MDMA_S1_START_ADDR,val)
  440. #define bfin_read_MDMA_S1_X_COUNT() bfin_read16(MDMA_S1_X_COUNT)
  441. #define bfin_write_MDMA_S1_X_COUNT(val) bfin_write16(MDMA_S1_X_COUNT,val)
  442. #define bfin_read_MDMA_S1_Y_COUNT() bfin_read16(MDMA_S1_Y_COUNT)
  443. #define bfin_write_MDMA_S1_Y_COUNT(val) bfin_write16(MDMA_S1_Y_COUNT,val)
  444. #define bfin_read_MDMA_S1_X_MODIFY() bfin_read16(MDMA_S1_X_MODIFY)
  445. #define bfin_write_MDMA_S1_X_MODIFY(val) bfin_write16(MDMA_S1_X_MODIFY,val)
  446. #define bfin_read_MDMA_S1_Y_MODIFY() bfin_read16(MDMA_S1_Y_MODIFY)
  447. #define bfin_write_MDMA_S1_Y_MODIFY(val) bfin_write16(MDMA_S1_Y_MODIFY,val)
  448. #define bfin_read_MDMA_S1_CURR_DESC_PTR() bfin_read32(MDMA_S1_CURR_DESC_PTR)
  449. #define bfin_write_MDMA_S1_CURR_DESC_PTR(val) bfin_write32(MDMA_S1_CURR_DESC_PTR,val)
  450. #define bfin_read_MDMA_S1_CURR_ADDR() bfin_read32(MDMA_S1_CURR_ADDR)
  451. #define bfin_write_MDMA_S1_CURR_ADDR(val) bfin_write32(MDMA_S1_CURR_ADDR,val)
  452. #define bfin_read_MDMA_S1_CURR_X_COUNT() bfin_read16(MDMA_S1_CURR_X_COUNT)
  453. #define bfin_write_MDMA_S1_CURR_X_COUNT(val) bfin_write16(MDMA_S1_CURR_X_COUNT,val)
  454. #define bfin_read_MDMA_S1_CURR_Y_COUNT() bfin_read16(MDMA_S1_CURR_Y_COUNT)
  455. #define bfin_write_MDMA_S1_CURR_Y_COUNT(val) bfin_write16(MDMA_S1_CURR_Y_COUNT,val)
  456. #define bfin_read_MDMA_S1_IRQ_STATUS() bfin_read16(MDMA_S1_IRQ_STATUS)
  457. #define bfin_write_MDMA_S1_IRQ_STATUS(val) bfin_write16(MDMA_S1_IRQ_STATUS,val)
  458. #define bfin_read_MDMA_S1_PERIPHERAL_MAP() bfin_read16(MDMA_S1_PERIPHERAL_MAP)
  459. #define bfin_write_MDMA_S1_PERIPHERAL_MAP(val) bfin_write16(MDMA_S1_PERIPHERAL_MAP,val)
  460. #define bfin_read_MDMA_D0_CONFIG() bfin_read16(MDMA_D0_CONFIG)
  461. #define bfin_write_MDMA_D0_CONFIG(val) bfin_write16(MDMA_D0_CONFIG,val)
  462. #define bfin_read_MDMA_D0_NEXT_DESC_PTR() bfin_read32(MDMA_D0_NEXT_DESC_PTR)
  463. #define bfin_write_MDMA_D0_NEXT_DESC_PTR(val) bfin_write32(MDMA_D0_NEXT_DESC_PTR,val)
  464. #define bfin_read_MDMA_D0_START_ADDR() bfin_read32(MDMA_D0_START_ADDR)
  465. #define bfin_write_MDMA_D0_START_ADDR(val) bfin_write32(MDMA_D0_START_ADDR,val)
  466. #define bfin_read_MDMA_D0_X_COUNT() bfin_read16(MDMA_D0_X_COUNT)
  467. #define bfin_write_MDMA_D0_X_COUNT(val) bfin_write16(MDMA_D0_X_COUNT,val)
  468. #define bfin_read_MDMA_D0_Y_COUNT() bfin_read16(MDMA_D0_Y_COUNT)
  469. #define bfin_write_MDMA_D0_Y_COUNT(val) bfin_write16(MDMA_D0_Y_COUNT,val)
  470. #define bfin_read_MDMA_D0_X_MODIFY() bfin_read16(MDMA_D0_X_MODIFY)
  471. #define bfin_write_MDMA_D0_X_MODIFY(val) bfin_write16(MDMA_D0_X_MODIFY,val)
  472. #define bfin_read_MDMA_D0_Y_MODIFY() bfin_read16(MDMA_D0_Y_MODIFY)
  473. #define bfin_write_MDMA_D0_Y_MODIFY(val) bfin_write16(MDMA_D0_Y_MODIFY,val)
  474. #define bfin_read_MDMA_D0_CURR_DESC_PTR() bfin_read32(MDMA_D0_CURR_DESC_PTR)
  475. #define bfin_write_MDMA_D0_CURR_DESC_PTR(val) bfin_write32(MDMA_D0_CURR_DESC_PTR,val)
  476. #define bfin_read_MDMA_D0_CURR_ADDR() bfin_read32(MDMA_D0_CURR_ADDR)
  477. #define bfin_write_MDMA_D0_CURR_ADDR(val) bfin_write32(MDMA_D0_CURR_ADDR,val)
  478. #define bfin_read_MDMA_D0_CURR_X_COUNT() bfin_read16(MDMA_D0_CURR_X_COUNT)
  479. #define bfin_write_MDMA_D0_CURR_X_COUNT(val) bfin_write16(MDMA_D0_CURR_X_COUNT,val)
  480. #define bfin_read_MDMA_D0_CURR_Y_COUNT() bfin_read16(MDMA_D0_CURR_Y_COUNT)
  481. #define bfin_write_MDMA_D0_CURR_Y_COUNT(val) bfin_write16(MDMA_D0_CURR_Y_COUNT,val)
  482. #define bfin_read_MDMA_D0_IRQ_STATUS() bfin_read16(MDMA_D0_IRQ_STATUS)
  483. #define bfin_write_MDMA_D0_IRQ_STATUS(val) bfin_write16(MDMA_D0_IRQ_STATUS,val)
  484. #define bfin_read_MDMA_D0_PERIPHERAL_MAP() bfin_read16(MDMA_D0_PERIPHERAL_MAP)
  485. #define bfin_write_MDMA_D0_PERIPHERAL_MAP(val) bfin_write16(MDMA_D0_PERIPHERAL_MAP,val)
  486. #define bfin_read_MDMA_S0_CONFIG() bfin_read16(MDMA_S0_CONFIG)
  487. #define bfin_write_MDMA_S0_CONFIG(val) bfin_write16(MDMA_S0_CONFIG,val)
  488. #define bfin_read_MDMA_S0_NEXT_DESC_PTR() bfin_read32(MDMA_S0_NEXT_DESC_PTR)
  489. #define bfin_write_MDMA_S0_NEXT_DESC_PTR(val) bfin_write32(MDMA_S0_NEXT_DESC_PTR,val)
  490. #define bfin_read_MDMA_S0_START_ADDR() bfin_read32(MDMA_S0_START_ADDR)
  491. #define bfin_write_MDMA_S0_START_ADDR(val) bfin_write32(MDMA_S0_START_ADDR,val)
  492. #define bfin_read_MDMA_S0_X_COUNT() bfin_read16(MDMA_S0_X_COUNT)
  493. #define bfin_write_MDMA_S0_X_COUNT(val) bfin_write16(MDMA_S0_X_COUNT,val)
  494. #define bfin_read_MDMA_S0_Y_COUNT() bfin_read16(MDMA_S0_Y_COUNT)
  495. #define bfin_write_MDMA_S0_Y_COUNT(val) bfin_write16(MDMA_S0_Y_COUNT,val)
  496. #define bfin_read_MDMA_S0_X_MODIFY() bfin_read16(MDMA_S0_X_MODIFY)
  497. #define bfin_write_MDMA_S0_X_MODIFY(val) bfin_write16(MDMA_S0_X_MODIFY,val)
  498. #define bfin_read_MDMA_S0_Y_MODIFY() bfin_read16(MDMA_S0_Y_MODIFY)
  499. #define bfin_write_MDMA_S0_Y_MODIFY(val) bfin_write16(MDMA_S0_Y_MODIFY,val)
  500. #define bfin_read_MDMA_S0_CURR_DESC_PTR() bfin_read32(MDMA_S0_CURR_DESC_PTR)
  501. #define bfin_write_MDMA_S0_CURR_DESC_PTR(val) bfin_write32(MDMA_S0_CURR_DESC_PTR,val)
  502. #define bfin_read_MDMA_S0_CURR_ADDR() bfin_read32(MDMA_S0_CURR_ADDR)
  503. #define bfin_write_MDMA_S0_CURR_ADDR(val) bfin_write32(MDMA_S0_CURR_ADDR,val)
  504. #define bfin_read_MDMA_S0_CURR_X_COUNT() bfin_read16(MDMA_S0_CURR_X_COUNT)
  505. #define bfin_write_MDMA_S0_CURR_X_COUNT(val) bfin_write16(MDMA_S0_CURR_X_COUNT,val)
  506. #define bfin_read_MDMA_S0_CURR_Y_COUNT() bfin_read16(MDMA_S0_CURR_Y_COUNT)
  507. #define bfin_write_MDMA_S0_CURR_Y_COUNT(val) bfin_write16(MDMA_S0_CURR_Y_COUNT,val)
  508. #define bfin_read_MDMA_S0_IRQ_STATUS() bfin_read16(MDMA_S0_IRQ_STATUS)
  509. #define bfin_write_MDMA_S0_IRQ_STATUS(val) bfin_write16(MDMA_S0_IRQ_STATUS,val)
  510. #define bfin_read_MDMA_S0_PERIPHERAL_MAP() bfin_read16(MDMA_S0_PERIPHERAL_MAP)
  511. #define bfin_write_MDMA_S0_PERIPHERAL_MAP(val) bfin_write16(MDMA_S0_PERIPHERAL_MAP,val)
  512. /* Aysnchronous Memory Controller - External Bus Interface Unit (0xFFC0 3C00-0xFFC0 3FFF) */
  513. #define bfin_read_EBIU_AMGCTL() bfin_read16(EBIU_AMGCTL)
  514. #define bfin_write_EBIU_AMGCTL(val) bfin_write16(EBIU_AMGCTL,val)
  515. #define bfin_read_EBIU_AMBCTL0() bfin_read32(EBIU_AMBCTL0)
  516. #define bfin_write_EBIU_AMBCTL0(val) bfin_write32(EBIU_AMBCTL0,val)
  517. #define bfin_read_EBIU_AMBCTL1() bfin_read32(EBIU_AMBCTL1)
  518. #define bfin_write_EBIU_AMBCTL1(val) bfin_write32(EBIU_AMBCTL1,val)
  519. /* SDRAM Controller External Bus Interface Unit (0xFFC0 4C00-0xFFC0 4FFF) */
  520. #define bfin_read_EBIU_SDGCTL() bfin_read32(EBIU_SDGCTL)
  521. #define bfin_write_EBIU_SDGCTL(val) bfin_write32(EBIU_SDGCTL,val)
  522. #define bfin_read_EBIU_SDRRC() bfin_read16(EBIU_SDRRC)
  523. #define bfin_write_EBIU_SDRRC(val) bfin_write16(EBIU_SDRRC,val)
  524. #define bfin_read_EBIU_SDSTAT() bfin_read16(EBIU_SDSTAT)
  525. #define bfin_write_EBIU_SDSTAT(val) bfin_write16(EBIU_SDSTAT,val)
  526. #define bfin_read_EBIU_SDBCTL() bfin_read16(EBIU_SDBCTL)
  527. #define bfin_write_EBIU_SDBCTL(val) bfin_write16(EBIU_SDBCTL,val)
  528. /* UART Controller */
  529. #define bfin_read_UART_THR() bfin_read16(UART_THR)
  530. #define bfin_write_UART_THR(val) bfin_write16(UART_THR,val)
  531. #define bfin_read_UART_RBR() bfin_read16(UART_RBR)
  532. #define bfin_write_UART_RBR(val) bfin_write16(UART_RBR,val)
  533. #define bfin_read_UART_DLL() bfin_read16(UART_DLL)
  534. #define bfin_write_UART_DLL(val) bfin_write16(UART_DLL,val)
  535. #define bfin_read_UART_IER() bfin_read16(UART_IER)
  536. #define bfin_write_UART_IER(val) bfin_write16(UART_IER,val)
  537. #define bfin_read_UART_DLH() bfin_read16(UART_DLH)
  538. #define bfin_write_UART_DLH(val) bfin_write16(UART_DLH,val)
  539. #define bfin_read_UART_IIR() bfin_read16(UART_IIR)
  540. #define bfin_write_UART_IIR(val) bfin_write16(UART_IIR,val)
  541. #define bfin_read_UART_LCR() bfin_read16(UART_LCR)
  542. #define bfin_write_UART_LCR(val) bfin_write16(UART_LCR,val)
  543. #define bfin_read_UART_MCR() bfin_read16(UART_MCR)
  544. #define bfin_write_UART_MCR(val) bfin_write16(UART_MCR,val)
  545. #define bfin_read_UART_LSR() bfin_read16(UART_LSR)
  546. #define bfin_write_UART_LSR(val) bfin_write16(UART_LSR,val)
  547. /*
  548. #define UART_MSR
  549. */
  550. #define bfin_read_UART_SCR() bfin_read16(UART_SCR)
  551. #define bfin_write_UART_SCR(val) bfin_write16(UART_SCR,val)
  552. #define bfin_read_UART_GCTL() bfin_read16(UART_GCTL)
  553. #define bfin_write_UART_GCTL(val) bfin_write16(UART_GCTL,val)
  554. /* SPI Controller */
  555. #define bfin_read_SPI_CTL() bfin_read16(SPI_CTL)
  556. #define bfin_write_SPI_CTL(val) bfin_write16(SPI_CTL,val)
  557. #define bfin_read_SPI_FLG() bfin_read16(SPI_FLG)
  558. #define bfin_write_SPI_FLG(val) bfin_write16(SPI_FLG,val)
  559. #define bfin_read_SPI_STAT() bfin_read16(SPI_STAT)
  560. #define bfin_write_SPI_STAT(val) bfin_write16(SPI_STAT,val)
  561. #define bfin_read_SPI_TDBR() bfin_read16(SPI_TDBR)
  562. #define bfin_write_SPI_TDBR(val) bfin_write16(SPI_TDBR,val)
  563. #define bfin_read_SPI_RDBR() bfin_read16(SPI_RDBR)
  564. #define bfin_write_SPI_RDBR(val) bfin_write16(SPI_RDBR,val)
  565. #define bfin_read_SPI_BAUD() bfin_read16(SPI_BAUD)
  566. #define bfin_write_SPI_BAUD(val) bfin_write16(SPI_BAUD,val)
  567. #define bfin_read_SPI_SHADOW() bfin_read16(SPI_SHADOW)
  568. #define bfin_write_SPI_SHADOW(val) bfin_write16(SPI_SHADOW,val)
  569. /* TIMER 0, 1, 2 Registers */
  570. #define bfin_read_TIMER0_CONFIG() bfin_read16(TIMER0_CONFIG)
  571. #define bfin_write_TIMER0_CONFIG(val) bfin_write16(TIMER0_CONFIG,val)
  572. #define bfin_read_TIMER0_COUNTER() bfin_read32(TIMER0_COUNTER)
  573. #define bfin_write_TIMER0_COUNTER(val) bfin_write32(TIMER0_COUNTER,val)
  574. #define bfin_read_TIMER0_PERIOD() bfin_read32(TIMER0_PERIOD)
  575. #define bfin_write_TIMER0_PERIOD(val) bfin_write32(TIMER0_PERIOD,val)
  576. #define bfin_read_TIMER0_WIDTH() bfin_read32(TIMER0_WIDTH)
  577. #define bfin_write_TIMER0_WIDTH(val) bfin_write32(TIMER0_WIDTH,val)
  578. #define bfin_read_TIMER1_CONFIG() bfin_read16(TIMER1_CONFIG)
  579. #define bfin_write_TIMER1_CONFIG(val) bfin_write16(TIMER1_CONFIG,val)
  580. #define bfin_read_TIMER1_COUNTER() bfin_read32(TIMER1_COUNTER)
  581. #define bfin_write_TIMER1_COUNTER(val) bfin_write32(TIMER1_COUNTER,val)
  582. #define bfin_read_TIMER1_PERIOD() bfin_read32(TIMER1_PERIOD)
  583. #define bfin_write_TIMER1_PERIOD(val) bfin_write32(TIMER1_PERIOD,val)
  584. #define bfin_read_TIMER1_WIDTH() bfin_read32(TIMER1_WIDTH)
  585. #define bfin_write_TIMER1_WIDTH(val) bfin_write32(TIMER1_WIDTH,val)
  586. #define bfin_read_TIMER2_CONFIG() bfin_read16(TIMER2_CONFIG)
  587. #define bfin_write_TIMER2_CONFIG(val) bfin_write16(TIMER2_CONFIG,val)
  588. #define bfin_read_TIMER2_COUNTER() bfin_read32(TIMER2_COUNTER)
  589. #define bfin_write_TIMER2_COUNTER(val) bfin_write32(TIMER2_COUNTER,val)
  590. #define bfin_read_TIMER2_PERIOD() bfin_read32(TIMER2_PERIOD)
  591. #define bfin_write_TIMER2_PERIOD(val) bfin_write32(TIMER2_PERIOD,val)
  592. #define bfin_read_TIMER2_WIDTH() bfin_read32(TIMER2_WIDTH)
  593. #define bfin_write_TIMER2_WIDTH(val) bfin_write32(TIMER2_WIDTH,val)
  594. #define bfin_read_TIMER_ENABLE() bfin_read16(TIMER_ENABLE)
  595. #define bfin_write_TIMER_ENABLE(val) bfin_write16(TIMER_ENABLE,val)
  596. #define bfin_read_TIMER_DISABLE() bfin_read16(TIMER_DISABLE)
  597. #define bfin_write_TIMER_DISABLE(val) bfin_write16(TIMER_DISABLE,val)
  598. #define bfin_read_TIMER_STATUS() bfin_read16(TIMER_STATUS)
  599. #define bfin_write_TIMER_STATUS(val) bfin_write16(TIMER_STATUS,val)
  600. /* SPORT0 Controller */
  601. #define bfin_read_SPORT0_TCR1() bfin_read16(SPORT0_TCR1)
  602. #define bfin_write_SPORT0_TCR1(val) bfin_write16(SPORT0_TCR1,val)
  603. #define bfin_read_SPORT0_TCR2() bfin_read16(SPORT0_TCR2)
  604. #define bfin_write_SPORT0_TCR2(val) bfin_write16(SPORT0_TCR2,val)
  605. #define bfin_read_SPORT0_TCLKDIV() bfin_read16(SPORT0_TCLKDIV)
  606. #define bfin_write_SPORT0_TCLKDIV(val) bfin_write16(SPORT0_TCLKDIV,val)
  607. #define bfin_read_SPORT0_TFSDIV() bfin_read16(SPORT0_TFSDIV)
  608. #define bfin_write_SPORT0_TFSDIV(val) bfin_write16(SPORT0_TFSDIV,val)
  609. #define bfin_read_SPORT0_TX() bfin_read32(SPORT0_TX)
  610. #define bfin_write_SPORT0_TX(val) bfin_write32(SPORT0_TX,val)
  611. #define bfin_read_SPORT0_RX() bfin_read32(SPORT0_RX)
  612. #define bfin_write_SPORT0_RX(val) bfin_write32(SPORT0_RX,val)
  613. #define bfin_read_SPORT0_TX32() bfin_read32(SPORT0_TX)
  614. #define bfin_write_SPORT0_TX32(val) bfin_write32(SPORT0_TX,val)
  615. #define bfin_read_SPORT0_RX32() bfin_read32(SPORT0_RX)
  616. #define bfin_write_SPORT0_RX32(val) bfin_write32(SPORT0_RX,val)
  617. #define bfin_read_SPORT0_TX16() bfin_read16(SPORT0_TX)
  618. #define bfin_write_SPORT0_TX16(val) bfin_write16(SPORT0_TX,val)
  619. #define bfin_read_SPORT0_RX16() bfin_read16(SPORT0_RX)
  620. #define bfin_write_SPORT0_RX16(val) bfin_write16(SPORT0_RX,val)
  621. #define bfin_read_SPORT0_RCR1() bfin_read16(SPORT0_RCR1)
  622. #define bfin_write_SPORT0_RCR1(val) bfin_write16(SPORT0_RCR1,val)
  623. #define bfin_read_SPORT0_RCR2() bfin_read16(SPORT0_RCR2)
  624. #define bfin_write_SPORT0_RCR2(val) bfin_write16(SPORT0_RCR2,val)
  625. #define bfin_read_SPORT0_RCLKDIV() bfin_read16(SPORT0_RCLKDIV)
  626. #define bfin_write_SPORT0_RCLKDIV(val) bfin_write16(SPORT0_RCLKDIV,val)
  627. #define bfin_read_SPORT0_RFSDIV() bfin_read16(SPORT0_RFSDIV)
  628. #define bfin_write_SPORT0_RFSDIV(val) bfin_write16(SPORT0_RFSDIV,val)
  629. #define bfin_read_SPORT0_STAT() bfin_read16(SPORT0_STAT)
  630. #define bfin_write_SPORT0_STAT(val) bfin_write16(SPORT0_STAT,val)
  631. #define bfin_read_SPORT0_CHNL() bfin_read16(SPORT0_CHNL)
  632. #define bfin_write_SPORT0_CHNL(val) bfin_write16(SPORT0_CHNL,val)
  633. #define bfin_read_SPORT0_MCMC1() bfin_read16(SPORT0_MCMC1)
  634. #define bfin_write_SPORT0_MCMC1(val) bfin_write16(SPORT0_MCMC1,val)
  635. #define bfin_read_SPORT0_MCMC2() bfin_read16(SPORT0_MCMC2)
  636. #define bfin_write_SPORT0_MCMC2(val) bfin_write16(SPORT0_MCMC2,val)
  637. #define bfin_read_SPORT0_MTCS0() bfin_read32(SPORT0_MTCS0)
  638. #define bfin_write_SPORT0_MTCS0(val) bfin_write32(SPORT0_MTCS0,val)
  639. #define bfin_read_SPORT0_MTCS1() bfin_read32(SPORT0_MTCS1)
  640. #define bfin_write_SPORT0_MTCS1(val) bfin_write32(SPORT0_MTCS1,val)
  641. #define bfin_read_SPORT0_MTCS2() bfin_read32(SPORT0_MTCS2)
  642. #define bfin_write_SPORT0_MTCS2(val) bfin_write32(SPORT0_MTCS2,val)
  643. #define bfin_read_SPORT0_MTCS3() bfin_read32(SPORT0_MTCS3)
  644. #define bfin_write_SPORT0_MTCS3(val) bfin_write32(SPORT0_MTCS3,val)
  645. #define bfin_read_SPORT0_MRCS0() bfin_read32(SPORT0_MRCS0)
  646. #define bfin_write_SPORT0_MRCS0(val) bfin_write32(SPORT0_MRCS0,val)
  647. #define bfin_read_SPORT0_MRCS1() bfin_read32(SPORT0_MRCS1)
  648. #define bfin_write_SPORT0_MRCS1(val) bfin_write32(SPORT0_MRCS1,val)
  649. #define bfin_read_SPORT0_MRCS2() bfin_read32(SPORT0_MRCS2)
  650. #define bfin_write_SPORT0_MRCS2(val) bfin_write32(SPORT0_MRCS2,val)
  651. #define bfin_read_SPORT0_MRCS3() bfin_read32(SPORT0_MRCS3)
  652. #define bfin_write_SPORT0_MRCS3(val) bfin_write32(SPORT0_MRCS3,val)
  653. /* SPORT1 Controller */
  654. #define bfin_read_SPORT1_TCR1() bfin_read16(SPORT1_TCR1)
  655. #define bfin_write_SPORT1_TCR1(val) bfin_write16(SPORT1_TCR1,val)
  656. #define bfin_read_SPORT1_TCR2() bfin_read16(SPORT1_TCR2)
  657. #define bfin_write_SPORT1_TCR2(val) bfin_write16(SPORT1_TCR2,val)
  658. #define bfin_read_SPORT1_TCLKDIV() bfin_read16(SPORT1_TCLKDIV)
  659. #define bfin_write_SPORT1_TCLKDIV(val) bfin_write16(SPORT1_TCLKDIV,val)
  660. #define bfin_read_SPORT1_TFSDIV() bfin_read16(SPORT1_TFSDIV)
  661. #define bfin_write_SPORT1_TFSDIV(val) bfin_write16(SPORT1_TFSDIV,val)
  662. #define bfin_read_SPORT1_TX() bfin_read32(SPORT1_TX)
  663. #define bfin_write_SPORT1_TX(val) bfin_write32(SPORT1_TX,val)
  664. #define bfin_read_SPORT1_RX() bfin_read32(SPORT1_RX)
  665. #define bfin_write_SPORT1_RX(val) bfin_write32(SPORT1_RX,val)
  666. #define bfin_read_SPORT1_TX32() bfin_read32(SPORT1_TX)
  667. #define bfin_write_SPORT1_TX32(val) bfin_write32(SPORT1_TX,val)
  668. #define bfin_read_SPORT1_RX32() bfin_read32(SPORT1_RX)
  669. #define bfin_write_SPORT1_RX32(val) bfin_write32(SPORT1_RX,val)
  670. #define bfin_read_SPORT1_TX16() bfin_read16(SPORT1_TX)
  671. #define bfin_write_SPORT1_TX16(val) bfin_write16(SPORT1_TX,val)
  672. #define bfin_read_SPORT1_RX16() bfin_read16(SPORT1_RX)
  673. #define bfin_write_SPORT1_RX16(val) bfin_write16(SPORT1_RX,val)
  674. #define bfin_read_SPORT1_RCR1() bfin_read16(SPORT1_RCR1)
  675. #define bfin_write_SPORT1_RCR1(val) bfin_write16(SPORT1_RCR1,val)
  676. #define bfin_read_SPORT1_RCR2() bfin_read16(SPORT1_RCR2)
  677. #define bfin_write_SPORT1_RCR2(val) bfin_write16(SPORT1_RCR2,val)
  678. #define bfin_read_SPORT1_RCLKDIV() bfin_read16(SPORT1_RCLKDIV)
  679. #define bfin_write_SPORT1_RCLKDIV(val) bfin_write16(SPORT1_RCLKDIV,val)
  680. #define bfin_read_SPORT1_RFSDIV() bfin_read16(SPORT1_RFSDIV)
  681. #define bfin_write_SPORT1_RFSDIV(val) bfin_write16(SPORT1_RFSDIV,val)
  682. #define bfin_read_SPORT1_STAT() bfin_read16(SPORT1_STAT)
  683. #define bfin_write_SPORT1_STAT(val) bfin_write16(SPORT1_STAT,val)
  684. #define bfin_read_SPORT1_CHNL() bfin_read16(SPORT1_CHNL)
  685. #define bfin_write_SPORT1_CHNL(val) bfin_write16(SPORT1_CHNL,val)
  686. #define bfin_read_SPORT1_MCMC1() bfin_read16(SPORT1_MCMC1)
  687. #define bfin_write_SPORT1_MCMC1(val) bfin_write16(SPORT1_MCMC1,val)
  688. #define bfin_read_SPORT1_MCMC2() bfin_read16(SPORT1_MCMC2)
  689. #define bfin_write_SPORT1_MCMC2(val) bfin_write16(SPORT1_MCMC2,val)
  690. #define bfin_read_SPORT1_MTCS0() bfin_read32(SPORT1_MTCS0)
  691. #define bfin_write_SPORT1_MTCS0(val) bfin_write32(SPORT1_MTCS0,val)
  692. #define bfin_read_SPORT1_MTCS1() bfin_read32(SPORT1_MTCS1)
  693. #define bfin_write_SPORT1_MTCS1(val) bfin_write32(SPORT1_MTCS1,val)
  694. #define bfin_read_SPORT1_MTCS2() bfin_read32(SPORT1_MTCS2)
  695. #define bfin_write_SPORT1_MTCS2(val) bfin_write32(SPORT1_MTCS2,val)
  696. #define bfin_read_SPORT1_MTCS3() bfin_read32(SPORT1_MTCS3)
  697. #define bfin_write_SPORT1_MTCS3(val) bfin_write32(SPORT1_MTCS3,val)
  698. #define bfin_read_SPORT1_MRCS0() bfin_read32(SPORT1_MRCS0)
  699. #define bfin_write_SPORT1_MRCS0(val) bfin_write32(SPORT1_MRCS0,val)
  700. #define bfin_read_SPORT1_MRCS1() bfin_read32(SPORT1_MRCS1)
  701. #define bfin_write_SPORT1_MRCS1(val) bfin_write32(SPORT1_MRCS1,val)
  702. #define bfin_read_SPORT1_MRCS2() bfin_read32(SPORT1_MRCS2)
  703. #define bfin_write_SPORT1_MRCS2(val) bfin_write32(SPORT1_MRCS2,val)
  704. #define bfin_read_SPORT1_MRCS3() bfin_read32(SPORT1_MRCS3)
  705. #define bfin_write_SPORT1_MRCS3(val) bfin_write32(SPORT1_MRCS3,val)
  706. /* Parallel Peripheral Interface (PPI) */
  707. #define bfin_read_PPI_CONTROL() bfin_read16(PPI_CONTROL)
  708. #define bfin_write_PPI_CONTROL(val) bfin_write16(PPI_CONTROL,val)
  709. #define bfin_read_PPI_STATUS() bfin_read16(PPI_STATUS)
  710. #define bfin_write_PPI_STATUS(val) bfin_write16(PPI_STATUS,val)
  711. #define bfin_clear_PPI_STATUS() bfin_read_PPI_STATUS()
  712. #define bfin_read_PPI_DELAY() bfin_read16(PPI_DELAY)
  713. #define bfin_write_PPI_DELAY(val) bfin_write16(PPI_DELAY,val)
  714. #define bfin_read_PPI_COUNT() bfin_read16(PPI_COUNT)
  715. #define bfin_write_PPI_COUNT(val) bfin_write16(PPI_COUNT,val)
  716. #define bfin_read_PPI_FRAME() bfin_read16(PPI_FRAME)
  717. #define bfin_write_PPI_FRAME(val) bfin_write16(PPI_FRAME,val)
  718. #endif /* _CDEF_BF532_H */