dma.c 2.4 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798
  1. /*
  2. * File: arch/blackfin/mach-bf533/dma.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/module.h>
  30. #include <asm/blackfin.h>
  31. #include <asm/dma.h>
  32. struct dma_register *dma_io_base_addr[MAX_BLACKFIN_DMA_CHANNEL] = {
  33. (struct dma_register *) DMA0_NEXT_DESC_PTR,
  34. (struct dma_register *) DMA1_NEXT_DESC_PTR,
  35. (struct dma_register *) DMA2_NEXT_DESC_PTR,
  36. (struct dma_register *) DMA3_NEXT_DESC_PTR,
  37. (struct dma_register *) DMA4_NEXT_DESC_PTR,
  38. (struct dma_register *) DMA5_NEXT_DESC_PTR,
  39. (struct dma_register *) DMA6_NEXT_DESC_PTR,
  40. (struct dma_register *) DMA7_NEXT_DESC_PTR,
  41. (struct dma_register *) MDMA_D0_NEXT_DESC_PTR,
  42. (struct dma_register *) MDMA_S0_NEXT_DESC_PTR,
  43. (struct dma_register *) MDMA_D1_NEXT_DESC_PTR,
  44. (struct dma_register *) MDMA_S1_NEXT_DESC_PTR,
  45. };
  46. EXPORT_SYMBOL(dma_io_base_addr);
  47. int channel2irq(unsigned int channel)
  48. {
  49. int ret_irq = -1;
  50. switch (channel) {
  51. case CH_PPI:
  52. ret_irq = IRQ_PPI;
  53. break;
  54. case CH_SPORT0_RX:
  55. ret_irq = IRQ_SPORT0_RX;
  56. break;
  57. case CH_SPORT0_TX:
  58. ret_irq = IRQ_SPORT0_TX;
  59. break;
  60. case CH_SPORT1_RX:
  61. ret_irq = IRQ_SPORT1_RX;
  62. break;
  63. case CH_SPORT1_TX:
  64. ret_irq = IRQ_SPORT1_TX;
  65. break;
  66. case CH_SPI:
  67. ret_irq = IRQ_SPI;
  68. break;
  69. case CH_UART_RX:
  70. ret_irq = IRQ_UART_RX;
  71. break;
  72. case CH_UART_TX:
  73. ret_irq = IRQ_UART_TX;
  74. break;
  75. case CH_MEM_STREAM0_SRC:
  76. case CH_MEM_STREAM0_DEST:
  77. ret_irq = IRQ_MEM_DMA0;
  78. break;
  79. case CH_MEM_STREAM1_SRC:
  80. case CH_MEM_STREAM1_DEST:
  81. ret_irq = IRQ_MEM_DMA1;
  82. break;
  83. }
  84. return ret_irq;
  85. }