mem_init.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310
  1. /*
  2. * File: include/asm-blackfin/mach-bf527/mem_init.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. * Copyright 2004-2007 Analog Devices Inc.
  13. *
  14. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; see the file COPYING.
  28. * If not, write to the Free Software Foundation,
  29. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  30. */
  31. #if (CONFIG_MEM_MT48LC16M16A2TG_75 || CONFIG_MEM_MT48LC64M4A2FB_7E || CONFIG_MEM_MT48LC16M8A2TG_75 || CONFIG_MEM_GENERIC_BOARD || CONFIG_MEM_MT48LC32M8A2_75 || CONFIG_MEM_MT48LC32M16A2TG_75)
  32. #if (CONFIG_SCLK_HZ > 119402985)
  33. #define SDRAM_tRP TRP_2
  34. #define SDRAM_tRP_num 2
  35. #define SDRAM_tRAS TRAS_7
  36. #define SDRAM_tRAS_num 7
  37. #define SDRAM_tRCD TRCD_2
  38. #define SDRAM_tWR TWR_2
  39. #endif
  40. #if (CONFIG_SCLK_HZ > 104477612) && (CONFIG_SCLK_HZ <= 119402985)
  41. #define SDRAM_tRP TRP_2
  42. #define SDRAM_tRP_num 2
  43. #define SDRAM_tRAS TRAS_6
  44. #define SDRAM_tRAS_num 6
  45. #define SDRAM_tRCD TRCD_2
  46. #define SDRAM_tWR TWR_2
  47. #endif
  48. #if (CONFIG_SCLK_HZ > 89552239) && (CONFIG_SCLK_HZ <= 104477612)
  49. #define SDRAM_tRP TRP_2
  50. #define SDRAM_tRP_num 2
  51. #define SDRAM_tRAS TRAS_5
  52. #define SDRAM_tRAS_num 5
  53. #define SDRAM_tRCD TRCD_2
  54. #define SDRAM_tWR TWR_2
  55. #endif
  56. #if (CONFIG_SCLK_HZ > 74626866) && (CONFIG_SCLK_HZ <= 89552239)
  57. #define SDRAM_tRP TRP_2
  58. #define SDRAM_tRP_num 2
  59. #define SDRAM_tRAS TRAS_4
  60. #define SDRAM_tRAS_num 4
  61. #define SDRAM_tRCD TRCD_2
  62. #define SDRAM_tWR TWR_2
  63. #endif
  64. #if (CONFIG_SCLK_HZ > 66666667) && (CONFIG_SCLK_HZ <= 74626866)
  65. #define SDRAM_tRP TRP_2
  66. #define SDRAM_tRP_num 2
  67. #define SDRAM_tRAS TRAS_3
  68. #define SDRAM_tRAS_num 3
  69. #define SDRAM_tRCD TRCD_2
  70. #define SDRAM_tWR TWR_2
  71. #endif
  72. #if (CONFIG_SCLK_HZ > 59701493) && (CONFIG_SCLK_HZ <= 66666667)
  73. #define SDRAM_tRP TRP_1
  74. #define SDRAM_tRP_num 1
  75. #define SDRAM_tRAS TRAS_4
  76. #define SDRAM_tRAS_num 3
  77. #define SDRAM_tRCD TRCD_1
  78. #define SDRAM_tWR TWR_2
  79. #endif
  80. #if (CONFIG_SCLK_HZ > 44776119) && (CONFIG_SCLK_HZ <= 59701493)
  81. #define SDRAM_tRP TRP_1
  82. #define SDRAM_tRP_num 1
  83. #define SDRAM_tRAS TRAS_3
  84. #define SDRAM_tRAS_num 3
  85. #define SDRAM_tRCD TRCD_1
  86. #define SDRAM_tWR TWR_2
  87. #endif
  88. #if (CONFIG_SCLK_HZ > 29850746) && (CONFIG_SCLK_HZ <= 44776119)
  89. #define SDRAM_tRP TRP_1
  90. #define SDRAM_tRP_num 1
  91. #define SDRAM_tRAS TRAS_2
  92. #define SDRAM_tRAS_num 2
  93. #define SDRAM_tRCD TRCD_1
  94. #define SDRAM_tWR TWR_2
  95. #endif
  96. #if (CONFIG_SCLK_HZ <= 29850746)
  97. #define SDRAM_tRP TRP_1
  98. #define SDRAM_tRP_num 1
  99. #define SDRAM_tRAS TRAS_1
  100. #define SDRAM_tRAS_num 1
  101. #define SDRAM_tRCD TRCD_1
  102. #define SDRAM_tWR TWR_2
  103. #endif
  104. #endif
  105. #if (CONFIG_MEM_MT48LC16M16A2TG_75)
  106. /*SDRAM INFORMATION: */
  107. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  108. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  109. #define SDRAM_CL CL_3
  110. #endif
  111. #if (CONFIG_MEM_MT48LC16M8A2TG_75)
  112. /*SDRAM INFORMATION: */
  113. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  114. #define SDRAM_NRA 4096 /* Number of row addresses in SDRAM */
  115. #define SDRAM_CL CL_3
  116. #endif
  117. #if (CONFIG_MEM_MT48LC32M8A2_75)
  118. /*SDRAM INFORMATION: */
  119. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  120. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  121. #define SDRAM_CL CL_3
  122. #endif
  123. #if (CONFIG_MEM_MT48LC64M4A2FB_7E)
  124. /*SDRAM INFORMATION: */
  125. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  126. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  127. #define SDRAM_CL CL_3
  128. #endif
  129. #if (CONFIG_MEM_GENERIC_BOARD)
  130. /*SDRAM INFORMATION: Modify this for your board */
  131. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  132. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  133. #define SDRAM_CL CL_3
  134. #endif
  135. #if (CONFIG_MEM_MT48LC32M16A2TG_75)
  136. /*SDRAM INFORMATION: */
  137. #define SDRAM_Tref 64 /* Refresh period in milliseconds */
  138. #define SDRAM_NRA 8192 /* Number of row addresses in SDRAM */
  139. #define SDRAM_CL CL_3
  140. #endif
  141. /* Equation from section 17 (p17-46) of BF533 HRM */
  142. #define mem_SDRRC (((CONFIG_SCLK_HZ / 1000) * SDRAM_Tref) / SDRAM_NRA) - (SDRAM_tRAS_num + SDRAM_tRP_num)
  143. /* Enable SCLK Out */
  144. #define mem_SDGCTL (SCTLE | SDRAM_CL | SDRAM_tRAS | SDRAM_tRP | SDRAM_tRCD | SDRAM_tWR | PSS)
  145. #if defined CONFIG_CLKIN_HALF
  146. #define CLKIN_HALF 1
  147. #else
  148. #define CLKIN_HALF 0
  149. #endif
  150. #if defined CONFIG_PLL_BYPASS
  151. #define PLL_BYPASS 1
  152. #else
  153. #define PLL_BYPASS 0
  154. #endif
  155. /***************************************Currently Not Being Used *********************************/
  156. #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  157. #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  158. #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
  159. #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  160. #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  161. #if (flash_EBIU_AMBCTL_TT > 3)
  162. #define flash_EBIU_AMBCTL0_TT B0TT_4
  163. #endif
  164. #if (flash_EBIU_AMBCTL_TT == 3)
  165. #define flash_EBIU_AMBCTL0_TT B0TT_3
  166. #endif
  167. #if (flash_EBIU_AMBCTL_TT == 2)
  168. #define flash_EBIU_AMBCTL0_TT B0TT_2
  169. #endif
  170. #if (flash_EBIU_AMBCTL_TT < 2)
  171. #define flash_EBIU_AMBCTL0_TT B0TT_1
  172. #endif
  173. #if (flash_EBIU_AMBCTL_ST > 3)
  174. #define flash_EBIU_AMBCTL0_ST B0ST_4
  175. #endif
  176. #if (flash_EBIU_AMBCTL_ST == 3)
  177. #define flash_EBIU_AMBCTL0_ST B0ST_3
  178. #endif
  179. #if (flash_EBIU_AMBCTL_ST == 2)
  180. #define flash_EBIU_AMBCTL0_ST B0ST_2
  181. #endif
  182. #if (flash_EBIU_AMBCTL_ST < 2)
  183. #define flash_EBIU_AMBCTL0_ST B0ST_1
  184. #endif
  185. #if (flash_EBIU_AMBCTL_HT > 2)
  186. #define flash_EBIU_AMBCTL0_HT B0HT_3
  187. #endif
  188. #if (flash_EBIU_AMBCTL_HT == 2)
  189. #define flash_EBIU_AMBCTL0_HT B0HT_2
  190. #endif
  191. #if (flash_EBIU_AMBCTL_HT == 1)
  192. #define flash_EBIU_AMBCTL0_HT B0HT_1
  193. #endif
  194. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  195. #define flash_EBIU_AMBCTL0_HT B0HT_0
  196. #endif
  197. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  198. #define flash_EBIU_AMBCTL0_HT B0HT_1
  199. #endif
  200. #if (flash_EBIU_AMBCTL_WAT > 14)
  201. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  202. #endif
  203. #if (flash_EBIU_AMBCTL_WAT == 14)
  204. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  205. #endif
  206. #if (flash_EBIU_AMBCTL_WAT == 13)
  207. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  208. #endif
  209. #if (flash_EBIU_AMBCTL_WAT == 12)
  210. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  211. #endif
  212. #if (flash_EBIU_AMBCTL_WAT == 11)
  213. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  214. #endif
  215. #if (flash_EBIU_AMBCTL_WAT == 10)
  216. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  217. #endif
  218. #if (flash_EBIU_AMBCTL_WAT == 9)
  219. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  220. #endif
  221. #if (flash_EBIU_AMBCTL_WAT == 8)
  222. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  223. #endif
  224. #if (flash_EBIU_AMBCTL_WAT == 7)
  225. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  226. #endif
  227. #if (flash_EBIU_AMBCTL_WAT == 6)
  228. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  229. #endif
  230. #if (flash_EBIU_AMBCTL_WAT == 5)
  231. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  232. #endif
  233. #if (flash_EBIU_AMBCTL_WAT == 4)
  234. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  235. #endif
  236. #if (flash_EBIU_AMBCTL_WAT == 3)
  237. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  238. #endif
  239. #if (flash_EBIU_AMBCTL_WAT == 2)
  240. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  241. #endif
  242. #if (flash_EBIU_AMBCTL_WAT == 1)
  243. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  244. #endif
  245. #if (flash_EBIU_AMBCTL_RAT > 14)
  246. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  247. #endif
  248. #if (flash_EBIU_AMBCTL_RAT == 14)
  249. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  250. #endif
  251. #if (flash_EBIU_AMBCTL_RAT == 13)
  252. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  253. #endif
  254. #if (flash_EBIU_AMBCTL_RAT == 12)
  255. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  256. #endif
  257. #if (flash_EBIU_AMBCTL_RAT == 11)
  258. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  259. #endif
  260. #if (flash_EBIU_AMBCTL_RAT == 10)
  261. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  262. #endif
  263. #if (flash_EBIU_AMBCTL_RAT == 9)
  264. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  265. #endif
  266. #if (flash_EBIU_AMBCTL_RAT == 8)
  267. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  268. #endif
  269. #if (flash_EBIU_AMBCTL_RAT == 7)
  270. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  271. #endif
  272. #if (flash_EBIU_AMBCTL_RAT == 6)
  273. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  274. #endif
  275. #if (flash_EBIU_AMBCTL_RAT == 5)
  276. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  277. #endif
  278. #if (flash_EBIU_AMBCTL_RAT == 4)
  279. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  280. #endif
  281. #if (flash_EBIU_AMBCTL_RAT == 3)
  282. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  283. #endif
  284. #if (flash_EBIU_AMBCTL_RAT == 2)
  285. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  286. #endif
  287. #if (flash_EBIU_AMBCTL_RAT == 1)
  288. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  289. #endif
  290. #define flash_EBIU_AMBCTL0 \
  291. (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
  292. flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)