cplbinit.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * Blackfin CPLB initialization
  3. *
  4. * Copyright 2004-2007 Analog Devices Inc.
  5. *
  6. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, see the file COPYING, or write
  20. * to the Free Software Foundation, Inc.,
  21. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  22. */
  23. #include <linux/module.h>
  24. #include <asm/blackfin.h>
  25. #include <asm/cplb.h>
  26. #include <asm/cplbinit.h>
  27. #define CPLB_MEM CONFIG_MAX_MEM_SIZE
  28. /*
  29. * Number of required data CPLB switchtable entries
  30. * MEMSIZE / 4 (we mostly install 4M page size CPLBs
  31. * approx 16 for smaller 1MB page size CPLBs for allignment purposes
  32. * 1 for L1 Data Memory
  33. * possibly 1 for L2 Data Memory
  34. * 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
  35. * 1 for ASYNC Memory
  36. */
  37. #define MAX_SWITCH_D_CPLBS (((CPLB_MEM / 4) + 16 + 1 + 1 + 1 \
  38. + ASYNC_MEMORY_CPLB_COVERAGE) * 2)
  39. /*
  40. * Number of required instruction CPLB switchtable entries
  41. * MEMSIZE / 4 (we mostly install 4M page size CPLBs
  42. * approx 12 for smaller 1MB page size CPLBs for allignment purposes
  43. * 1 for L1 Instruction Memory
  44. * possibly 1 for L2 Instruction Memory
  45. * 1 for CONFIG_DEBUG_HUNT_FOR_ZERO
  46. */
  47. #define MAX_SWITCH_I_CPLBS (((CPLB_MEM / 4) + 12 + 1 + 1 + 1) * 2)
  48. u_long icplb_table[MAX_CPLBS + 1];
  49. u_long dcplb_table[MAX_CPLBS + 1];
  50. #ifdef CONFIG_CPLB_SWITCH_TAB_L1
  51. # define PDT_ATTR __attribute__((l1_data))
  52. #else
  53. # define PDT_ATTR
  54. #endif
  55. u_long ipdt_table[MAX_SWITCH_I_CPLBS + 1] PDT_ATTR;
  56. u_long dpdt_table[MAX_SWITCH_D_CPLBS + 1] PDT_ATTR;
  57. #ifdef CONFIG_CPLB_INFO
  58. u_long ipdt_swapcount_table[MAX_SWITCH_I_CPLBS] PDT_ATTR;
  59. u_long dpdt_swapcount_table[MAX_SWITCH_D_CPLBS] PDT_ATTR;
  60. #endif
  61. struct s_cplb {
  62. struct cplb_tab init_i;
  63. struct cplb_tab init_d;
  64. struct cplb_tab switch_i;
  65. struct cplb_tab switch_d;
  66. };
  67. #if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
  68. static struct cplb_desc cplb_data[] = {
  69. {
  70. .start = 0,
  71. .end = SIZE_1K,
  72. .psize = SIZE_1K,
  73. .attr = INITIAL_T | SWITCH_T | I_CPLB | D_CPLB,
  74. .i_conf = SDRAM_OOPS,
  75. .d_conf = SDRAM_OOPS,
  76. #if defined(CONFIG_DEBUG_HUNT_FOR_ZERO)
  77. .valid = 1,
  78. #else
  79. .valid = 0,
  80. #endif
  81. .name = "Zero Pointer Guard Page",
  82. },
  83. {
  84. .start = L1_CODE_START,
  85. .end = L1_CODE_START + L1_CODE_LENGTH,
  86. .psize = SIZE_4M,
  87. .attr = INITIAL_T | SWITCH_T | I_CPLB,
  88. .i_conf = L1_IMEMORY,
  89. .d_conf = 0,
  90. .valid = 1,
  91. .name = "L1 I-Memory",
  92. },
  93. {
  94. .start = L1_DATA_A_START,
  95. .end = L1_DATA_B_START + L1_DATA_B_LENGTH,
  96. .psize = SIZE_4M,
  97. .attr = INITIAL_T | SWITCH_T | D_CPLB,
  98. .i_conf = 0,
  99. .d_conf = L1_DMEMORY,
  100. #if ((L1_DATA_A_LENGTH > 0) || (L1_DATA_B_LENGTH > 0))
  101. .valid = 1,
  102. #else
  103. .valid = 0,
  104. #endif
  105. .name = "L1 D-Memory",
  106. },
  107. {
  108. .start = 0,
  109. .end = 0, /* dynamic */
  110. .psize = 0,
  111. .attr = INITIAL_T | SWITCH_T | I_CPLB | D_CPLB,
  112. .i_conf = SDRAM_IGENERIC,
  113. .d_conf = SDRAM_DGENERIC,
  114. .valid = 1,
  115. .name = "Kernel Memory",
  116. },
  117. {
  118. .start = 0, /* dynamic */
  119. .end = 0, /* dynamic */
  120. .psize = 0,
  121. .attr = INITIAL_T | SWITCH_T | D_CPLB,
  122. .i_conf = SDRAM_IGENERIC,
  123. .d_conf = SDRAM_DNON_CHBL,
  124. .valid = 1,
  125. .name = "uClinux MTD Memory",
  126. },
  127. {
  128. .start = 0, /* dynamic */
  129. .end = 0, /* dynamic */
  130. .psize = SIZE_1M,
  131. .attr = INITIAL_T | SWITCH_T | D_CPLB,
  132. .d_conf = SDRAM_DNON_CHBL,
  133. .valid = 1,
  134. .name = "Uncached DMA Zone",
  135. },
  136. {
  137. .start = 0, /* dynamic */
  138. .end = 0, /* dynamic */
  139. .psize = 0,
  140. .attr = SWITCH_T | D_CPLB,
  141. .i_conf = 0, /* dynamic */
  142. .d_conf = 0, /* dynamic */
  143. .valid = 1,
  144. .name = "Reserved Memory",
  145. },
  146. {
  147. .start = ASYNC_BANK0_BASE,
  148. .end = ASYNC_BANK3_BASE + ASYNC_BANK3_SIZE,
  149. .psize = 0,
  150. .attr = SWITCH_T | D_CPLB,
  151. .d_conf = SDRAM_EBIU,
  152. .valid = 1,
  153. .name = "Asynchronous Memory Banks",
  154. },
  155. {
  156. .start = L2_START,
  157. .end = L2_START + L2_LENGTH,
  158. .psize = SIZE_1M,
  159. .attr = SWITCH_T | I_CPLB | D_CPLB,
  160. .i_conf = L2_MEMORY,
  161. .d_conf = L2_MEMORY,
  162. .valid = (L2_LENGTH > 0),
  163. .name = "L2 Memory",
  164. },
  165. {
  166. .start = BOOT_ROM_START,
  167. .end = BOOT_ROM_START + BOOT_ROM_LENGTH,
  168. .psize = SIZE_1M,
  169. .attr = SWITCH_T | I_CPLB | D_CPLB,
  170. .i_conf = SDRAM_IGENERIC,
  171. .d_conf = SDRAM_DGENERIC,
  172. .valid = 1,
  173. .name = "On-Chip BootROM",
  174. },
  175. };
  176. static u16 __init lock_kernel_check(u32 start, u32 end)
  177. {
  178. if ((end <= (u32) _end && end >= (u32)_stext) ||
  179. (start <= (u32) _end && start >= (u32)_stext))
  180. return IN_KERNEL;
  181. return 0;
  182. }
  183. static unsigned short __init
  184. fill_cplbtab(struct cplb_tab *table,
  185. unsigned long start, unsigned long end,
  186. unsigned long block_size, unsigned long cplb_data)
  187. {
  188. int i;
  189. switch (block_size) {
  190. case SIZE_4M:
  191. i = 3;
  192. break;
  193. case SIZE_1M:
  194. i = 2;
  195. break;
  196. case SIZE_4K:
  197. i = 1;
  198. break;
  199. case SIZE_1K:
  200. default:
  201. i = 0;
  202. break;
  203. }
  204. cplb_data = (cplb_data & ~(3 << 16)) | (i << 16);
  205. while ((start < end) && (table->pos < table->size)) {
  206. table->tab[table->pos++] = start;
  207. if (lock_kernel_check(start, start + block_size) == IN_KERNEL)
  208. table->tab[table->pos++] =
  209. cplb_data | CPLB_LOCK | CPLB_DIRTY;
  210. else
  211. table->tab[table->pos++] = cplb_data;
  212. start += block_size;
  213. }
  214. return 0;
  215. }
  216. static unsigned short __init
  217. close_cplbtab(struct cplb_tab *table)
  218. {
  219. while (table->pos < table->size) {
  220. table->tab[table->pos++] = 0;
  221. table->tab[table->pos++] = 0; /* !CPLB_VALID */
  222. }
  223. return 0;
  224. }
  225. /* helper function */
  226. static void __init
  227. __fill_code_cplbtab(struct cplb_tab *t, int i, u32 a_start, u32 a_end)
  228. {
  229. if (cplb_data[i].psize) {
  230. fill_cplbtab(t,
  231. cplb_data[i].start,
  232. cplb_data[i].end,
  233. cplb_data[i].psize,
  234. cplb_data[i].i_conf);
  235. } else {
  236. #if defined(CONFIG_BFIN_ICACHE)
  237. if (ANOMALY_05000263 && i == SDRAM_KERN) {
  238. fill_cplbtab(t,
  239. cplb_data[i].start,
  240. cplb_data[i].end,
  241. SIZE_4M,
  242. cplb_data[i].i_conf);
  243. } else
  244. #endif
  245. {
  246. fill_cplbtab(t,
  247. cplb_data[i].start,
  248. a_start,
  249. SIZE_1M,
  250. cplb_data[i].i_conf);
  251. fill_cplbtab(t,
  252. a_start,
  253. a_end,
  254. SIZE_4M,
  255. cplb_data[i].i_conf);
  256. fill_cplbtab(t, a_end,
  257. cplb_data[i].end,
  258. SIZE_1M,
  259. cplb_data[i].i_conf);
  260. }
  261. }
  262. }
  263. static void __init
  264. __fill_data_cplbtab(struct cplb_tab *t, int i, u32 a_start, u32 a_end)
  265. {
  266. if (cplb_data[i].psize) {
  267. fill_cplbtab(t,
  268. cplb_data[i].start,
  269. cplb_data[i].end,
  270. cplb_data[i].psize,
  271. cplb_data[i].d_conf);
  272. } else {
  273. fill_cplbtab(t,
  274. cplb_data[i].start,
  275. a_start, SIZE_1M,
  276. cplb_data[i].d_conf);
  277. fill_cplbtab(t, a_start,
  278. a_end, SIZE_4M,
  279. cplb_data[i].d_conf);
  280. fill_cplbtab(t, a_end,
  281. cplb_data[i].end,
  282. SIZE_1M,
  283. cplb_data[i].d_conf);
  284. }
  285. }
  286. void __init generate_cpl_tables(void)
  287. {
  288. u16 i, j, process;
  289. u32 a_start, a_end, as, ae, as_1m;
  290. struct cplb_tab *t_i = NULL;
  291. struct cplb_tab *t_d = NULL;
  292. struct s_cplb cplb;
  293. printk(KERN_INFO "NOMPU: setting up cplb tables for global access\n");
  294. cplb.init_i.size = MAX_CPLBS;
  295. cplb.init_d.size = MAX_CPLBS;
  296. cplb.switch_i.size = MAX_SWITCH_I_CPLBS;
  297. cplb.switch_d.size = MAX_SWITCH_D_CPLBS;
  298. cplb.init_i.pos = 0;
  299. cplb.init_d.pos = 0;
  300. cplb.switch_i.pos = 0;
  301. cplb.switch_d.pos = 0;
  302. cplb.init_i.tab = icplb_table;
  303. cplb.init_d.tab = dcplb_table;
  304. cplb.switch_i.tab = ipdt_table;
  305. cplb.switch_d.tab = dpdt_table;
  306. cplb_data[SDRAM_KERN].end = memory_end;
  307. #ifdef CONFIG_MTD_UCLINUX
  308. cplb_data[SDRAM_RAM_MTD].start = memory_mtd_start;
  309. cplb_data[SDRAM_RAM_MTD].end = memory_mtd_start + mtd_size;
  310. cplb_data[SDRAM_RAM_MTD].valid = mtd_size > 0;
  311. # if defined(CONFIG_ROMFS_FS)
  312. cplb_data[SDRAM_RAM_MTD].attr |= I_CPLB;
  313. /*
  314. * The ROMFS_FS size is often not multiple of 1MB.
  315. * This can cause multiple CPLB sets covering the same memory area.
  316. * This will then cause multiple CPLB hit exceptions.
  317. * Workaround: We ensure a contiguous memory area by extending the kernel
  318. * memory section over the mtd section.
  319. * For ROMFS_FS memory must be covered with ICPLBs anyways.
  320. * So there is no difference between kernel and mtd memory setup.
  321. */
  322. cplb_data[SDRAM_KERN].end = memory_mtd_start + mtd_size;;
  323. cplb_data[SDRAM_RAM_MTD].valid = 0;
  324. # endif
  325. #else
  326. cplb_data[SDRAM_RAM_MTD].valid = 0;
  327. #endif
  328. cplb_data[SDRAM_DMAZ].start = _ramend - DMA_UNCACHED_REGION;
  329. cplb_data[SDRAM_DMAZ].end = _ramend;
  330. cplb_data[RES_MEM].start = _ramend;
  331. cplb_data[RES_MEM].end = physical_mem_end;
  332. if (reserved_mem_dcache_on)
  333. cplb_data[RES_MEM].d_conf = SDRAM_DGENERIC;
  334. else
  335. cplb_data[RES_MEM].d_conf = SDRAM_DNON_CHBL;
  336. if (reserved_mem_icache_on)
  337. cplb_data[RES_MEM].i_conf = SDRAM_IGENERIC;
  338. else
  339. cplb_data[RES_MEM].i_conf = SDRAM_INON_CHBL;
  340. for (i = ZERO_P; i < ARRAY_SIZE(cplb_data); ++i) {
  341. if (!cplb_data[i].valid)
  342. continue;
  343. as_1m = cplb_data[i].start % SIZE_1M;
  344. /* We need to make sure all sections are properly 1M aligned
  345. * However between Kernel Memory and the Kernel mtd section, depending on the
  346. * rootfs size, there can be overlapping memory areas.
  347. */
  348. if (as_1m && i != L1I_MEM && i != L1D_MEM) {
  349. #ifdef CONFIG_MTD_UCLINUX
  350. if (i == SDRAM_RAM_MTD) {
  351. if ((cplb_data[SDRAM_KERN].end + 1) > cplb_data[SDRAM_RAM_MTD].start)
  352. cplb_data[SDRAM_RAM_MTD].start = (cplb_data[i].start & (-2*SIZE_1M)) + SIZE_1M;
  353. else
  354. cplb_data[SDRAM_RAM_MTD].start = (cplb_data[i].start & (-2*SIZE_1M));
  355. } else
  356. #endif
  357. printk(KERN_WARNING "Unaligned Start of %s at 0x%X\n",
  358. cplb_data[i].name, cplb_data[i].start);
  359. }
  360. as = cplb_data[i].start % SIZE_4M;
  361. ae = cplb_data[i].end % SIZE_4M;
  362. if (as)
  363. a_start = cplb_data[i].start + (SIZE_4M - (as));
  364. else
  365. a_start = cplb_data[i].start;
  366. a_end = cplb_data[i].end - ae;
  367. for (j = INITIAL_T; j <= SWITCH_T; j++) {
  368. switch (j) {
  369. case INITIAL_T:
  370. if (cplb_data[i].attr & INITIAL_T) {
  371. t_i = &cplb.init_i;
  372. t_d = &cplb.init_d;
  373. process = 1;
  374. } else
  375. process = 0;
  376. break;
  377. case SWITCH_T:
  378. if (cplb_data[i].attr & SWITCH_T) {
  379. t_i = &cplb.switch_i;
  380. t_d = &cplb.switch_d;
  381. process = 1;
  382. } else
  383. process = 0;
  384. break;
  385. default:
  386. process = 0;
  387. break;
  388. }
  389. if (!process)
  390. continue;
  391. if (cplb_data[i].attr & I_CPLB)
  392. __fill_code_cplbtab(t_i, i, a_start, a_end);
  393. if (cplb_data[i].attr & D_CPLB)
  394. __fill_data_cplbtab(t_d, i, a_start, a_end);
  395. }
  396. }
  397. /* close tables */
  398. close_cplbtab(&cplb.init_i);
  399. close_cplbtab(&cplb.init_d);
  400. cplb.init_i.tab[cplb.init_i.pos] = -1;
  401. cplb.init_d.tab[cplb.init_d.pos] = -1;
  402. cplb.switch_i.tab[cplb.switch_i.pos] = -1;
  403. cplb.switch_d.tab[cplb.switch_d.pos] = -1;
  404. }
  405. #endif