bfin_dma_5xx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = dma_io_base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. #if defined(CONFIG_DEB_DMA_URGENT)
  68. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE()
  69. | DEB1_URGENT | DEB2_URGENT | DEB3_URGENT);
  70. #endif
  71. return 0;
  72. }
  73. arch_initcall(blackfin_dma_init);
  74. /*------------------------------------------------------------------------------
  75. * Request the specific DMA channel from the system.
  76. *-----------------------------------------------------------------------------*/
  77. int request_dma(unsigned int channel, char *device_id)
  78. {
  79. pr_debug("request_dma() : BEGIN \n");
  80. #if defined(CONFIG_BF561) && ANOMALY_05000182
  81. if (channel >= CH_IMEM_STREAM0_DEST && channel <= CH_IMEM_STREAM1_DEST) {
  82. if (get_cclk() > 500000000) {
  83. printk(KERN_WARNING
  84. "Request IMDMA failed due to ANOMALY 05000182\n");
  85. return -EFAULT;
  86. }
  87. }
  88. #endif
  89. mutex_lock(&(dma_ch[channel].dmalock));
  90. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  91. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  92. mutex_unlock(&(dma_ch[channel].dmalock));
  93. pr_debug("DMA CHANNEL IN USE \n");
  94. return -EBUSY;
  95. } else {
  96. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  97. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  98. }
  99. mutex_unlock(&(dma_ch[channel].dmalock));
  100. #ifdef CONFIG_BF54x
  101. if (channel >= CH_UART2_RX && channel <= CH_UART3_TX) {
  102. if (strncmp(device_id, "BFIN_UART", 9) == 0) {
  103. dma_ch[channel].regs->peripheral_map &= 0x0FFF;
  104. dma_ch[channel].regs->peripheral_map |=
  105. ((channel - CH_UART2_RX + 0xC)<<12);
  106. } else {
  107. dma_ch[channel].regs->peripheral_map &= 0x0FFF;
  108. dma_ch[channel].regs->peripheral_map |=
  109. ((channel - CH_UART2_RX + 0x6)<<12);
  110. }
  111. }
  112. #endif
  113. dma_ch[channel].device_id = device_id;
  114. dma_ch[channel].irq_callback = NULL;
  115. /* This is to be enabled by putting a restriction -
  116. * you have to request DMA, before doing any operations on
  117. * descriptor/channel
  118. */
  119. pr_debug("request_dma() : END \n");
  120. return channel;
  121. }
  122. EXPORT_SYMBOL(request_dma);
  123. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  124. {
  125. int ret_irq = 0;
  126. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  127. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  128. if (callback != NULL) {
  129. int ret_val;
  130. ret_irq = channel2irq(channel);
  131. dma_ch[channel].data = data;
  132. ret_val =
  133. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  134. dma_ch[channel].device_id, data);
  135. if (ret_val) {
  136. printk(KERN_NOTICE
  137. "Request irq in DMA engine failed.\n");
  138. return -EPERM;
  139. }
  140. dma_ch[channel].irq_callback = callback;
  141. }
  142. return 0;
  143. }
  144. EXPORT_SYMBOL(set_dma_callback);
  145. void free_dma(unsigned int channel)
  146. {
  147. int ret_irq;
  148. pr_debug("freedma() : BEGIN \n");
  149. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  150. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  151. /* Halt the DMA */
  152. disable_dma(channel);
  153. clear_dma_buffer(channel);
  154. if (dma_ch[channel].irq_callback != NULL) {
  155. ret_irq = channel2irq(channel);
  156. free_irq(ret_irq, dma_ch[channel].data);
  157. }
  158. /* Clear the DMA Variable in the Channel */
  159. mutex_lock(&(dma_ch[channel].dmalock));
  160. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  161. mutex_unlock(&(dma_ch[channel].dmalock));
  162. pr_debug("freedma() : END \n");
  163. }
  164. EXPORT_SYMBOL(free_dma);
  165. void dma_enable_irq(unsigned int channel)
  166. {
  167. int ret_irq;
  168. pr_debug("dma_enable_irq() : BEGIN \n");
  169. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  170. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  171. ret_irq = channel2irq(channel);
  172. enable_irq(ret_irq);
  173. }
  174. EXPORT_SYMBOL(dma_enable_irq);
  175. void dma_disable_irq(unsigned int channel)
  176. {
  177. int ret_irq;
  178. pr_debug("dma_disable_irq() : BEGIN \n");
  179. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  180. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  181. ret_irq = channel2irq(channel);
  182. disable_irq(ret_irq);
  183. }
  184. EXPORT_SYMBOL(dma_disable_irq);
  185. int dma_channel_active(unsigned int channel)
  186. {
  187. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  188. return 0;
  189. } else {
  190. return 1;
  191. }
  192. }
  193. EXPORT_SYMBOL(dma_channel_active);
  194. /*------------------------------------------------------------------------------
  195. * stop the specific DMA channel.
  196. *-----------------------------------------------------------------------------*/
  197. void disable_dma(unsigned int channel)
  198. {
  199. pr_debug("stop_dma() : BEGIN \n");
  200. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  201. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  202. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  203. SSYNC();
  204. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  205. /* Needs to be enabled Later */
  206. pr_debug("stop_dma() : END \n");
  207. return;
  208. }
  209. EXPORT_SYMBOL(disable_dma);
  210. void enable_dma(unsigned int channel)
  211. {
  212. pr_debug("enable_dma() : BEGIN \n");
  213. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  214. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  215. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  216. dma_ch[channel].regs->curr_x_count = 0;
  217. dma_ch[channel].regs->curr_y_count = 0;
  218. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  219. SSYNC();
  220. pr_debug("enable_dma() : END \n");
  221. return;
  222. }
  223. EXPORT_SYMBOL(enable_dma);
  224. /*------------------------------------------------------------------------------
  225. * Set the Start Address register for the specific DMA channel
  226. * This function can be used for register based DMA,
  227. * to setup the start address
  228. * addr: Starting address of the DMA Data to be transferred.
  229. *-----------------------------------------------------------------------------*/
  230. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  231. {
  232. pr_debug("set_dma_start_addr() : BEGIN \n");
  233. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  234. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  235. dma_ch[channel].regs->start_addr = addr;
  236. SSYNC();
  237. pr_debug("set_dma_start_addr() : END\n");
  238. }
  239. EXPORT_SYMBOL(set_dma_start_addr);
  240. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  241. {
  242. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  243. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  244. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  245. dma_ch[channel].regs->next_desc_ptr = addr;
  246. SSYNC();
  247. pr_debug("set_dma_next_desc_addr() : END\n");
  248. }
  249. EXPORT_SYMBOL(set_dma_next_desc_addr);
  250. void set_dma_curr_desc_addr(unsigned int channel, unsigned long addr)
  251. {
  252. pr_debug("set_dma_curr_desc_addr() : BEGIN \n");
  253. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  254. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  255. dma_ch[channel].regs->curr_desc_ptr = addr;
  256. SSYNC();
  257. pr_debug("set_dma_curr_desc_addr() : END\n");
  258. }
  259. EXPORT_SYMBOL(set_dma_curr_desc_addr);
  260. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  261. {
  262. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  263. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  264. dma_ch[channel].regs->x_count = x_count;
  265. SSYNC();
  266. }
  267. EXPORT_SYMBOL(set_dma_x_count);
  268. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  269. {
  270. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  271. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  272. dma_ch[channel].regs->y_count = y_count;
  273. SSYNC();
  274. }
  275. EXPORT_SYMBOL(set_dma_y_count);
  276. void set_dma_x_modify(unsigned int channel, short x_modify)
  277. {
  278. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  279. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  280. dma_ch[channel].regs->x_modify = x_modify;
  281. SSYNC();
  282. }
  283. EXPORT_SYMBOL(set_dma_x_modify);
  284. void set_dma_y_modify(unsigned int channel, short y_modify)
  285. {
  286. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  287. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  288. dma_ch[channel].regs->y_modify = y_modify;
  289. SSYNC();
  290. }
  291. EXPORT_SYMBOL(set_dma_y_modify);
  292. void set_dma_config(unsigned int channel, unsigned short config)
  293. {
  294. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  295. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  296. dma_ch[channel].regs->cfg = config;
  297. SSYNC();
  298. }
  299. EXPORT_SYMBOL(set_dma_config);
  300. unsigned short
  301. set_bfin_dma_config(char direction, char flow_mode,
  302. char intr_mode, char dma_mode, char width, char syncmode)
  303. {
  304. unsigned short config;
  305. config =
  306. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  307. (intr_mode << 6) | (flow_mode << 12) | (syncmode << 5));
  308. return config;
  309. }
  310. EXPORT_SYMBOL(set_bfin_dma_config);
  311. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  312. {
  313. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  314. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  315. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  316. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  317. SSYNC();
  318. }
  319. EXPORT_SYMBOL(set_dma_sg);
  320. void set_dma_curr_addr(unsigned int channel, unsigned long addr)
  321. {
  322. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  323. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  324. dma_ch[channel].regs->curr_addr_ptr = addr;
  325. SSYNC();
  326. }
  327. EXPORT_SYMBOL(set_dma_curr_addr);
  328. /*------------------------------------------------------------------------------
  329. * Get the DMA status of a specific DMA channel from the system.
  330. *-----------------------------------------------------------------------------*/
  331. unsigned short get_dma_curr_irqstat(unsigned int channel)
  332. {
  333. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  334. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  335. return dma_ch[channel].regs->irq_status;
  336. }
  337. EXPORT_SYMBOL(get_dma_curr_irqstat);
  338. /*------------------------------------------------------------------------------
  339. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  340. *-----------------------------------------------------------------------------*/
  341. void clear_dma_irqstat(unsigned int channel)
  342. {
  343. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  344. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  345. dma_ch[channel].regs->irq_status |= 3;
  346. }
  347. EXPORT_SYMBOL(clear_dma_irqstat);
  348. /*------------------------------------------------------------------------------
  349. * Get current DMA xcount of a specific DMA channel from the system.
  350. *-----------------------------------------------------------------------------*/
  351. unsigned short get_dma_curr_xcount(unsigned int channel)
  352. {
  353. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  354. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  355. return dma_ch[channel].regs->curr_x_count;
  356. }
  357. EXPORT_SYMBOL(get_dma_curr_xcount);
  358. /*------------------------------------------------------------------------------
  359. * Get current DMA ycount of a specific DMA channel from the system.
  360. *-----------------------------------------------------------------------------*/
  361. unsigned short get_dma_curr_ycount(unsigned int channel)
  362. {
  363. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  364. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  365. return dma_ch[channel].regs->curr_y_count;
  366. }
  367. EXPORT_SYMBOL(get_dma_curr_ycount);
  368. unsigned long get_dma_next_desc_ptr(unsigned int channel)
  369. {
  370. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  371. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  372. return dma_ch[channel].regs->next_desc_ptr;
  373. }
  374. EXPORT_SYMBOL(get_dma_next_desc_ptr);
  375. unsigned long get_dma_curr_desc_ptr(unsigned int channel)
  376. {
  377. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  378. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  379. return dma_ch[channel].regs->curr_desc_ptr;
  380. }
  381. EXPORT_SYMBOL(get_dma_curr_desc_ptr);
  382. unsigned long get_dma_curr_addr(unsigned int channel)
  383. {
  384. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  385. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  386. return dma_ch[channel].regs->curr_addr_ptr;
  387. }
  388. EXPORT_SYMBOL(get_dma_curr_addr);
  389. #ifdef CONFIG_PM
  390. int blackfin_dma_suspend(void)
  391. {
  392. int i;
  393. #ifdef CONFIG_BF561 /* IMDMA channels doesn't have a PERIPHERAL_MAP */
  394. for (i = 0; i <= CH_MEM_STREAM3_SRC; i++) {
  395. #else
  396. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  397. #endif
  398. if (dma_ch[i].chan_status == DMA_CHANNEL_ENABLED) {
  399. printk(KERN_ERR "DMA Channel %d failed to suspend\n", i);
  400. return -EBUSY;
  401. }
  402. dma_ch[i].saved_peripheral_map = dma_ch[i].regs->peripheral_map;
  403. }
  404. return 0;
  405. }
  406. void blackfin_dma_resume(void)
  407. {
  408. int i;
  409. #ifdef CONFIG_BF561 /* IMDMA channels doesn't have a PERIPHERAL_MAP */
  410. for (i = 0; i <= CH_MEM_STREAM3_SRC; i++)
  411. #else
  412. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++)
  413. #endif
  414. dma_ch[i].regs->peripheral_map = dma_ch[i].saved_peripheral_map;
  415. }
  416. #endif
  417. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  418. {
  419. int direction; /* 1 - address decrease, 0 - address increase */
  420. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  421. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  422. unsigned long flags;
  423. if (size <= 0)
  424. return NULL;
  425. local_irq_save(flags);
  426. if ((unsigned long)src < memory_end)
  427. blackfin_dcache_flush_range((unsigned int)src,
  428. (unsigned int)(src + size));
  429. if ((unsigned long)dest < memory_end)
  430. blackfin_dcache_invalidate_range((unsigned int)dest,
  431. (unsigned int)(dest + size));
  432. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  433. if ((unsigned long)src < (unsigned long)dest)
  434. direction = 1;
  435. else
  436. direction = 0;
  437. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  438. && ((size % 2) == 0))
  439. flag_align = 1;
  440. else
  441. flag_align = 0;
  442. if (size > 0x10000) /* size > 64K */
  443. flag_2D = 1;
  444. else
  445. flag_2D = 0;
  446. /* Setup destination and source start address */
  447. if (direction) {
  448. if (flag_align) {
  449. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  450. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  451. } else {
  452. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  453. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  454. }
  455. } else {
  456. bfin_write_MDMA_D0_START_ADDR(dest);
  457. bfin_write_MDMA_S0_START_ADDR(src);
  458. }
  459. /* Setup destination and source xcount */
  460. if (flag_2D) {
  461. if (flag_align) {
  462. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  463. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  464. } else {
  465. bfin_write_MDMA_D0_X_COUNT(1024);
  466. bfin_write_MDMA_S0_X_COUNT(1024);
  467. }
  468. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  469. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  470. } else {
  471. if (flag_align) {
  472. bfin_write_MDMA_D0_X_COUNT(size / 2);
  473. bfin_write_MDMA_S0_X_COUNT(size / 2);
  474. } else {
  475. bfin_write_MDMA_D0_X_COUNT(size);
  476. bfin_write_MDMA_S0_X_COUNT(size);
  477. }
  478. }
  479. /* Setup destination and source xmodify and ymodify */
  480. if (direction) {
  481. if (flag_align) {
  482. bfin_write_MDMA_D0_X_MODIFY(-2);
  483. bfin_write_MDMA_S0_X_MODIFY(-2);
  484. if (flag_2D) {
  485. bfin_write_MDMA_D0_Y_MODIFY(-2);
  486. bfin_write_MDMA_S0_Y_MODIFY(-2);
  487. }
  488. } else {
  489. bfin_write_MDMA_D0_X_MODIFY(-1);
  490. bfin_write_MDMA_S0_X_MODIFY(-1);
  491. if (flag_2D) {
  492. bfin_write_MDMA_D0_Y_MODIFY(-1);
  493. bfin_write_MDMA_S0_Y_MODIFY(-1);
  494. }
  495. }
  496. } else {
  497. if (flag_align) {
  498. bfin_write_MDMA_D0_X_MODIFY(2);
  499. bfin_write_MDMA_S0_X_MODIFY(2);
  500. if (flag_2D) {
  501. bfin_write_MDMA_D0_Y_MODIFY(2);
  502. bfin_write_MDMA_S0_Y_MODIFY(2);
  503. }
  504. } else {
  505. bfin_write_MDMA_D0_X_MODIFY(1);
  506. bfin_write_MDMA_S0_X_MODIFY(1);
  507. if (flag_2D) {
  508. bfin_write_MDMA_D0_Y_MODIFY(1);
  509. bfin_write_MDMA_S0_Y_MODIFY(1);
  510. }
  511. }
  512. }
  513. /* Enable source DMA */
  514. if (flag_2D) {
  515. if (flag_align) {
  516. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  517. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  518. } else {
  519. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  520. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  521. }
  522. } else {
  523. if (flag_align) {
  524. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  525. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  526. } else {
  527. bfin_write_MDMA_S0_CONFIG(DMAEN);
  528. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  529. }
  530. }
  531. SSYNC();
  532. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  533. ;
  534. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  535. (DMA_DONE | DMA_ERR));
  536. bfin_write_MDMA_S0_CONFIG(0);
  537. bfin_write_MDMA_D0_CONFIG(0);
  538. local_irq_restore(flags);
  539. return dest;
  540. }
  541. void *dma_memcpy(void *dest, const void *src, size_t size)
  542. {
  543. size_t bulk;
  544. size_t rest;
  545. void * addr;
  546. bulk = (size >> 16) << 16;
  547. rest = size - bulk;
  548. if (bulk)
  549. __dma_memcpy(dest, src, bulk);
  550. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  551. return addr;
  552. }
  553. EXPORT_SYMBOL(dma_memcpy);
  554. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  555. {
  556. void *addr;
  557. addr = dma_memcpy(dest, src, size);
  558. return addr;
  559. }
  560. EXPORT_SYMBOL(safe_dma_memcpy);
  561. void dma_outsb(unsigned long addr, const void *buf, unsigned short len)
  562. {
  563. unsigned long flags;
  564. local_irq_save(flags);
  565. blackfin_dcache_flush_range((unsigned int)buf,
  566. (unsigned int)(buf) + len);
  567. bfin_write_MDMA_D0_START_ADDR(addr);
  568. bfin_write_MDMA_D0_X_COUNT(len);
  569. bfin_write_MDMA_D0_X_MODIFY(0);
  570. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  571. bfin_write_MDMA_S0_START_ADDR(buf);
  572. bfin_write_MDMA_S0_X_COUNT(len);
  573. bfin_write_MDMA_S0_X_MODIFY(1);
  574. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  575. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  576. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  577. SSYNC();
  578. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  579. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  580. bfin_write_MDMA_S0_CONFIG(0);
  581. bfin_write_MDMA_D0_CONFIG(0);
  582. local_irq_restore(flags);
  583. }
  584. EXPORT_SYMBOL(dma_outsb);
  585. void dma_insb(unsigned long addr, void *buf, unsigned short len)
  586. {
  587. unsigned long flags;
  588. blackfin_dcache_invalidate_range((unsigned int)buf,
  589. (unsigned int)(buf) + len);
  590. local_irq_save(flags);
  591. bfin_write_MDMA_D0_START_ADDR(buf);
  592. bfin_write_MDMA_D0_X_COUNT(len);
  593. bfin_write_MDMA_D0_X_MODIFY(1);
  594. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  595. bfin_write_MDMA_S0_START_ADDR(addr);
  596. bfin_write_MDMA_S0_X_COUNT(len);
  597. bfin_write_MDMA_S0_X_MODIFY(0);
  598. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  599. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  600. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  601. SSYNC();
  602. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  603. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  604. bfin_write_MDMA_S0_CONFIG(0);
  605. bfin_write_MDMA_D0_CONFIG(0);
  606. local_irq_restore(flags);
  607. }
  608. EXPORT_SYMBOL(dma_insb);
  609. void dma_outsw(unsigned long addr, const void *buf, unsigned short len)
  610. {
  611. unsigned long flags;
  612. local_irq_save(flags);
  613. blackfin_dcache_flush_range((unsigned int)buf,
  614. (unsigned int)(buf) + len * sizeof(short));
  615. bfin_write_MDMA_D0_START_ADDR(addr);
  616. bfin_write_MDMA_D0_X_COUNT(len);
  617. bfin_write_MDMA_D0_X_MODIFY(0);
  618. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  619. bfin_write_MDMA_S0_START_ADDR(buf);
  620. bfin_write_MDMA_S0_X_COUNT(len);
  621. bfin_write_MDMA_S0_X_MODIFY(2);
  622. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  623. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  624. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  625. SSYNC();
  626. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  627. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  628. bfin_write_MDMA_S0_CONFIG(0);
  629. bfin_write_MDMA_D0_CONFIG(0);
  630. local_irq_restore(flags);
  631. }
  632. EXPORT_SYMBOL(dma_outsw);
  633. void dma_insw(unsigned long addr, void *buf, unsigned short len)
  634. {
  635. unsigned long flags;
  636. blackfin_dcache_invalidate_range((unsigned int)buf,
  637. (unsigned int)(buf) + len * sizeof(short));
  638. local_irq_save(flags);
  639. bfin_write_MDMA_D0_START_ADDR(buf);
  640. bfin_write_MDMA_D0_X_COUNT(len);
  641. bfin_write_MDMA_D0_X_MODIFY(2);
  642. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  643. bfin_write_MDMA_S0_START_ADDR(addr);
  644. bfin_write_MDMA_S0_X_COUNT(len);
  645. bfin_write_MDMA_S0_X_MODIFY(0);
  646. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  647. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  648. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  649. SSYNC();
  650. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  651. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  652. bfin_write_MDMA_S0_CONFIG(0);
  653. bfin_write_MDMA_D0_CONFIG(0);
  654. local_irq_restore(flags);
  655. }
  656. EXPORT_SYMBOL(dma_insw);
  657. void dma_outsl(unsigned long addr, const void *buf, unsigned short len)
  658. {
  659. unsigned long flags;
  660. local_irq_save(flags);
  661. blackfin_dcache_flush_range((unsigned int)buf,
  662. (unsigned int)(buf) + len * sizeof(long));
  663. bfin_write_MDMA_D0_START_ADDR(addr);
  664. bfin_write_MDMA_D0_X_COUNT(len);
  665. bfin_write_MDMA_D0_X_MODIFY(0);
  666. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  667. bfin_write_MDMA_S0_START_ADDR(buf);
  668. bfin_write_MDMA_S0_X_COUNT(len);
  669. bfin_write_MDMA_S0_X_MODIFY(4);
  670. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  671. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  672. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  673. SSYNC();
  674. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  675. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  676. bfin_write_MDMA_S0_CONFIG(0);
  677. bfin_write_MDMA_D0_CONFIG(0);
  678. local_irq_restore(flags);
  679. }
  680. EXPORT_SYMBOL(dma_outsl);
  681. void dma_insl(unsigned long addr, void *buf, unsigned short len)
  682. {
  683. unsigned long flags;
  684. blackfin_dcache_invalidate_range((unsigned int)buf,
  685. (unsigned int)(buf) + len * sizeof(long));
  686. local_irq_save(flags);
  687. bfin_write_MDMA_D0_START_ADDR(buf);
  688. bfin_write_MDMA_D0_X_COUNT(len);
  689. bfin_write_MDMA_D0_X_MODIFY(4);
  690. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  691. bfin_write_MDMA_S0_START_ADDR(addr);
  692. bfin_write_MDMA_S0_X_COUNT(len);
  693. bfin_write_MDMA_S0_X_MODIFY(0);
  694. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  695. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  696. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  697. SSYNC();
  698. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  699. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  700. bfin_write_MDMA_S0_CONFIG(0);
  701. bfin_write_MDMA_D0_CONFIG(0);
  702. local_irq_restore(flags);
  703. }
  704. EXPORT_SYMBOL(dma_insl);